











SNVS336F - JUNE 2006 - REVISED AUGUST 2015

LP38856

# LP38856 3-A Fast-Response High-Accuracy LDO Linear Regulator With Enable

#### **Features**

- Input Voltage: 1.1 V to 5.5 V
- Wide V<sub>BIAS</sub> Supply Operating Range: 3 V to 5.5 V
- Standard V<sub>OUT</sub>: 0.8 V and 1.2 V
- Stable with 10-µF Ceramic Capacitors
- Dropout Voltage of 240 mV (Typical) at 3-A Load Current
- Precision Output Voltage Across All Line and Load Conditions:
  - ±1% for T<sub>J</sub> = 25°C
  - $\pm 2\%$  for 0°C ≤ T<sub>J</sub> ≤  $\pm 125$ °C
  - $\pm 3\%$  for -40°C ≤ T<sub>J</sub> ≤  $\pm 125$ °C
- Overtemperature and Overcurrent Protection
- -40°C to +125°C Operating Temperature Range

#### 2 Applications

- ASIC Power Supplies In:
  - Desktops, Notebooks, and Graphics Cards, Servers
  - Gaming Set Top Boxes, Printers and Copiers
- Server Core and I/O Supplies
- **DSP** and FPGA Power Supplies
- SMPS Post-Regulator

#### 3 Description

The LP38856 is a high-current, fast-response regulator which can maintain output voltage regulation with an extremely low input-to-output voltage drop. Fabricated on a CMOS process, the device operates from two input voltages: V<sub>RIAS</sub> provides power for the internal bias and control circuits, as well as drive for the gate of the N-MOS power transistor, while V<sub>IN</sub> supplies power to the load. The use of an external bias rail allows the part to operate from ultra-low VIN voltages. Unlike bipolar CMOS architecture consumes the extremely low guiescent current at any output load current. The use of an N-MOS power transistor results in wide bandwidth, yet minimum external capacitance is required to maintain loop stability.

The fast transient response of this device makes it suitable for use in powering DSP, microcontroller core voltages, and switch mode power supply post regulators. The LP38856 is available in 5-pin TO-220 and DDPAK/TO-263 packages.

- Dropout Voltage: 240 mV (typical) at 3-A load current.
- Low Ground Pin Current: 10 mA (typical) at 3-A load current.
- Shutdown Current: 1 µA (typical) I<sub>IN(GND)</sub> when EN pin is low.
- Precision Output Voltage:  $\pm 1\%$  for  $T_J = 25$ °C and  $\pm 2\%$  for 0°C  $\leq T_{\perp} \leq \pm 125$ °C, across all line and load conditions.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE          | BODY SIZE (NOM)      |  |  |
|-------------|------------------|----------------------|--|--|
| I DODOGG    | DDPAK/TO-263 (5) | 10.16 mm x 8.42 mm   |  |  |
| LP38856     | TO-220 (5)       | 14.986 mm × 10.16 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Typical Application Circuit





| T | ah | عاد | Ωf  | Co           | ntei | nts  |
|---|----|-----|-----|--------------|------|------|
|   | αм | "   | OI. | $\mathbf{v}$ |      | 11.0 |

|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 7.3 Feature Description                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 10               |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| pplications 1 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 7.4 Device Functional Modes                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 11               |
|               | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Application and Implementation                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 12               |
| •             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 8.1 Application Information                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 12               |
| •             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 8.2 Typical Application                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 12               |
| _             | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Power Supply Recommendations                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 14               |
| •             | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Layout                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 15               |
| g .           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 10.1 Layout Guidelines                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 15               |
| •             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 10.2 Layout Example                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 15               |
|               | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 11.1 Community Resources                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 16               |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 11.2 Trademarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 16               |
| **            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 11.3 Electrostatic Discharge Caution                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 16               |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 11.4 Glossary                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 16               |
|               | 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 17               |
|               | Applications         1           Description         1           Description         2           Pin Configuration and Functions         3           Expecifications         3           5.1 Absolute Maximum Ratings         3           5.2 ESD Ratings         3           5.3 Recommended Operating Conditions         4           5.4 Thermal Information         4           5.5 Electrical Characteristics         4           5.6 Typical Characteristics         6           Detailed Description         10           7.1 Overview         10           7.2 Functional Block Diagram         10 | Description       1       8         Revision History       2         Vin Configuration and Functions       3         Opecifications       3         S.1 Absolute Maximum Ratings       3         S.2 ESD Ratings       3         S.3 Recommended Operating Conditions       4         S.4 Thermal Information       4         S.5 Electrical Characteristics       4         S.6 Typical Characteristics       6         Vetailed Description       10         7.1 Overview       10 | Revision History |

#### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision E (April 2013) to Revision F

**Page** 

#### Changes from Revision D (April 2013) to Revision E

Page



#### 5 Pin Configuration and Functions





#### **Pin Functions**

|     | PIN TYPE |      | DESCRIPTION                                                                                                                                                                                              |
|-----|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME     | ITPE | DESCRIPTION                                                                                                                                                                                              |
| 1   | EN       | I    | The device enable pin.                                                                                                                                                                                   |
| 2   | IN       | I    | The unregulated input voltage pin                                                                                                                                                                        |
| 3   | GND      | _    | Ground                                                                                                                                                                                                   |
| 4   | OUT      | 0    | The regulated output voltage pin                                                                                                                                                                         |
| 5   | BIAS     | 1    | The supply for the internal control and reference circuitry                                                                                                                                              |
| TAB | TAB      | _    | The TAB is a thermal connection that is physically attached to the backside of the die, and is used as a thermal heat-sink connection. See the <i>Application and Implementation</i> section for details |

#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                   |                                  | MIN                | MAX       | UNIT |
|-------------------|----------------------------------|--------------------|-----------|------|
|                   | Power dissipation <sup>(3)</sup> | Internall          | y limited |      |
| $V_{IN}$          | Supply voltage (survival)        | -0.3               | 6         | V    |
| V <sub>BIAS</sub> | Supply voltage (survival)        | -0.3               | 6         | V    |
| V <sub>EN</sub>   | Voltage (survival)               | -0.3               | 6         | V    |
| V <sub>OUT</sub>  | Voltage (survival)               | -0.3               | 6         | V    |
| I <sub>OUT</sub>  | Current (survival)               | Internally Limited |           |      |
| $T_{J}$           | Junction temperature             | -40                | 150       | °C   |
| T <sub>stg</sub>  | Storage temperature              | -65                | 150       | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, contact the TI Sales Office/ Distributors for availability and specifications.

#### 6.2 ESD Ratings

|        |                      |                                                        | VALUE | UNIT |
|--------|----------------------|--------------------------------------------------------|-------|------|
| V(ECD) | ctrostatic<br>charge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(3)</sup> Device power dissipation must be de-rated based on device power dissipation (T<sub>D</sub>), ambient temperature (T<sub>A</sub>), and package junction to ambient thermal resistance (R<sub>θ,JA</sub>). Additional heat-sinking may be required to ensure that the device junction temperature (T<sub>J</sub>) does not exceed the maximum operating rating. See *Application and Implementation* for details.



#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                | MIN                  | NOM MAX    | UNIT |
|------------------|--------------------------------|----------------------|------------|------|
| $V_{IN}$         | Supply voltage                 | $(V_{OUT} + V_{DO})$ | $V_{BIAS}$ |      |
| $V_{BIAS}$       | Supply voltage                 | 3                    | 5.5        | V    |
| $V_{\text{EN}}$  | Enable input voltage           | 0.0                  | $V_{BIAS}$ |      |
| I <sub>OUT</sub> | Output current                 | 0                    | 3          | mA/A |
|                  | Junction temperature range (2) | -40                  | 125        | °C   |

- (1) Absolute maximum ratings indicate limits beyond which damage to the component may occur. Operating ratings indicate conditions for which the device is intended to be functional, but do not ensure specific performance limits (see *Electrical Characteristics*). Specifications do not apply when operating the device outside of its rated operating conditions.
- (2) Device power dissipation must be de-rated based on device power dissipation (T<sub>D</sub>), ambient temperature (T<sub>A</sub>), and package junction to ambient thermal resistance (R<sub>θJA</sub>). Additional heat-sinking may be required to ensure that the device junction temperature (T<sub>J</sub>) does not exceed the maximum operating rating. See *Application and Implementation* for details.

#### 6.4 Thermal Information

|                      |                                              | LP38               | LP38856      |      |  |  |
|----------------------|----------------------------------------------|--------------------|--------------|------|--|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | KTT (DDPAK/TO-263) | NDH (TO-220) | UNIT |  |  |
|                      |                                              | 5 PIN              | 5 PINS       |      |  |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 41.8               | 32.0         | °C/W |  |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 45.0               | 43.8         | °C/W |  |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 24.8               | 18.6         | °C/W |  |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 13.1               | 8.8          | °C/W |  |  |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 23.8               | 18.0         | °C/W |  |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 2.4                | 1.2          | °C/W |  |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Electrical Characteristics

Unless otherwise specified:  $V_{IN} = V_{OUT(NOM)} + 1 \text{ V}$ ,  $V_{BIAS} = 3 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{IN} = C_{OUT} = 10 \mu\text{F}$ ,  $C_{BIAS} = 1 \mu\text{F}$ ,  $V_{EN} = V_{BIAS}$ . Limits apply for  $T_J = 25^{\circ}\text{C}$  only unless otherwise specified. Minimum and Maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}\text{C}$ , and are provided for reference purposes only.

|                                  | PARAMETER                                                          | TEST CONDITIONS                                                                                                                                             | MIN | TYP  | MAX | UNIT |
|----------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
|                                  |                                                                    | $V_{OUT(NOM)}$ + 1 V $\leq$ V <sub>IN</sub> $\leq$ V <sub>BIAS</sub><br>3 V $\leq$ V <sub>BIAS</sub> $\leq$ 5.5 V, 10 mA $\leq$ I <sub>OUT</sub> $\leq$ 3 A | -1% | 0%   | +1% |      |
| V <sub>OUT</sub>                 | Output Voltage Tolerance                                           | $V_{OUT(NOM)} + 1 V \le V_{IN} \le V_{BIAS}$<br>3 V $\le V_{BIAS} \le 5.5 V$ , 10 mA $\le I_{OUT} \le 3 A$<br>$T_{J} = -40^{\circ}C$ to 125°C               | -3% |      | 3%  |      |
|                                  |                                                                    | $V_{OUT(NOM)} + 1V \le V_{IN} \le V_{BIAS}$<br>3 V $\le V_{BIAS} \le 5.5$ V, 10 mA $\le I_{OUT} \le 3.0$ A<br>0°C $\le T_J \le 125$ °C                      | -2% | 0%   | 2%  |      |
| $\Delta V_{OUT}/\Delta V_{IN}$   | Line regulation, V <sub>IN</sub> <sup>(1)</sup>                    | $V_{OUT(NOM)} + 1 V \le V_{IN} \le V_{BIAS}$                                                                                                                |     | 0.04 |     | %/V  |
| $\Delta V_{OUT}/\Delta V_{BIAS}$ | Line regulation, V <sub>BIAS</sub> <sup>(1)</sup>                  | 3 V ≤ V <sub>BIAS</sub> ≤ 5.5 V                                                                                                                             |     | 0.10 |     | %/V  |
| $\Delta V_{OUT}/\Delta I_{OUT}$  | Output voltage load regulation (2)                                 | 10 mA ≤ I <sub>OUT</sub> ≤ 3 A                                                                                                                              |     | 0.2  |     | %/A  |
| V <sub>DO</sub>                  | Dropout voltage V V (3)                                            | I <sub>OUT</sub> = 3 A                                                                                                                                      |     | 240  | 300 | \ /  |
|                                  | Dropout voltage, V <sub>IN</sub> - V <sub>OUT</sub> <sup>(3)</sup> | $I_{OUT} = 3 \text{ A}, T_{J} = -40^{\circ}\text{C to } 125^{\circ}\text{C}$                                                                                |     |      | 450 | mV   |

- (1) Output voltage line regulation is defined as the change in output voltage from nominal value resulting from a change in input voltage.
- (2) Output voltage load regulation is defined as the change in output voltage from nominal value as the load current increases from no load to full load
- (3) Dropout voltage is defined the as input to output voltage differential (V<sub>IN</sub> V<sub>OUT</sub>) where the input voltage is low enough to cause the output voltage to drop no more than 2% from the nominal value



#### **Electrical Characteristics (continued)**

Unless otherwise specified:  $V_{IN} = V_{OUT(NOM)} + 1 \text{ V}$ ,  $V_{BIAS} = 3 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{IN} = C_{OUT} = 10 \text{ }\mu\text{F}$ ,  $C_{BIAS} = 1 \text{ }\mu\text{F}$ ,  $V_{EN} = V_{BIAS}$ . Limits apply for  $T_J = 25^{\circ}\text{C}$  only unless otherwise specified. Minimum and Maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}\text{C}$ , and are provided for reference purposes only.

|                           | PARAMETER                                          | TEST CONDITIONS                                                                                                   | MIN  | TYP  | MAX         | UNIT               |  |
|---------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------|------|-------------|--------------------|--|
|                           |                                                    | LP38856-0.8: 10 mA ≤ I <sub>OUT</sub> ≤ 3 A                                                                       |      | 7    | 8.5         |                    |  |
| lava ma                   |                                                    | LP38856-0.8: 10 mA ≤ I <sub>OUT</sub> ≤ 3 A<br>T <sub>J</sub> = -40°C to 125°C                                    |      | 9    |             |                    |  |
|                           | Ground pin current drawn from V <sub>IN</sub>      | LP38856-1.2: 10 mA ≤ I <sub>OUT</sub> ≤ 3 A                                                                       |      | 11   | 12          | mA                 |  |
| IGND(IN)                  | supply                                             | LP38856-1.2: 10 mA ≤ I <sub>OUT</sub> ≤ 3 A<br>T <sub>J</sub> = -40°C to 125°C                                    |      |      | 15          |                    |  |
|                           |                                                    | V <sub>EN</sub> ≤ 0.5 V                                                                                           |      | 1    | 10          |                    |  |
|                           |                                                    | $V_{EN} \le 0.5 \text{ V}, T_{J} = -40^{\circ}\text{C to } 125^{\circ}\text{C}$                                   |      |      | 300         | μA                 |  |
|                           |                                                    | 10 mA ≤ I <sub>OUT</sub> ≤ 3 A                                                                                    |      | 3    | 3.8         |                    |  |
| GND(BIAS)                 | Ground pin current drawn from V <sub>BIAS</sub>    | 10 mA ≤ I <sub>OUT</sub> ≤ 3 A<br>T <sub>J</sub> = -40°C to 125°C                                                 |      |      | 4.5         | mA                 |  |
| 0.13(2.1.0)               | supply                                             | V <sub>EN</sub> ≤ 0.5 V                                                                                           |      | 100  | 170         |                    |  |
|                           |                                                    | $V_{EN} \le 0.5 \text{ V}, T_{J} = -40^{\circ}\text{C to } 125^{\circ}\text{C}$                                   |      |      | 200         | μA                 |  |
|                           |                                                    | V <sub>BIAS</sub> rising until device is functional                                                               | 2.20 | 2.45 | 2.70        |                    |  |
| UVLO                      | Undervoltage lock-out threshold                    | V <sub>BIAS</sub> rising until device is functional T <sub>J</sub> = -40°C to 125°C                               | 2    |      | 2.9         | V                  |  |
| UVLO(HYS)                 | Undervoltage lock-out hysteresis                   | V <sub>BIAS</sub> falling from UVLO threshold until device is non-functional                                      | 60   | 150  | 300         | mV                 |  |
| - (1110)                  | , , , , , , , , , , , , , , , , , , , ,            |                                                                                                                   | 50   |      | 350         |                    |  |
| I <sub>sc</sub>           | Output short-circuit current                       | V <sub>IN</sub> = V <sub>OUT(NOM)</sub> + 1 V,<br>V <sub>BIAS</sub> = 3 V V <sub>OUT</sub> = 0 V                  |      | 6.2  |             | Α                  |  |
| ENABLE PIN                |                                                    |                                                                                                                   |      |      |             |                    |  |
|                           |                                                    | V <sub>EN</sub> = V <sub>BIAS</sub>                                                                               |      | 0.01 |             |                    |  |
| I <sub>EN</sub>           | ENABLE pin current                                 | V <sub>EN</sub> = 0 V, V <sub>BIAS</sub> = 5.5 V                                                                  | -19  | -30  | -40         | μA                 |  |
| ·EIN                      |                                                    | $V_{EN} = 0 \text{ V}, V_{BIAS} = 5.5 \text{ V}$<br>$T_{J} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | -13  |      | <b>–</b> 51 |                    |  |
|                           |                                                    | V <sub>EN</sub> rising until Output = ON                                                                          | 1    | 1.25 | 1.50        |                    |  |
| V <sub>EN(ON)</sub>       | Enable voltage threshold                           | $V_{EN}$ rising until Output = ON $T_{J} = -40$ °C to 125°C                                                       | 0.9  |      | 1.55        | V                  |  |
|                           |                                                    | $V_{EN}$ falling from $V_{EN(ON)}$ until Output = OFF                                                             | 50   | 100  | 150         |                    |  |
| V <sub>EN(HYS)</sub>      | Enable voltage hysteresis                          | $V_{EN}$ falling from $V_{EN(ON)}$ until Output = OFF<br>$T_J = -40$ °C to 125°C                                  | 30   |      | 200         | mV                 |  |
| t <sub>OFF</sub>          | Turn-OFF delay time                                | $R_{LOAD} \times C_{OUT} \ll t_{OFF}$                                                                             |      | 20   |             |                    |  |
| t <sub>ON</sub>           | Turn-ON delay time                                 | $R_{LOAD} \times C_{OUT} \ll t_{ON}$                                                                              |      | 15   |             | μs                 |  |
| AC PARAMETE               | RS                                                 |                                                                                                                   |      |      |             |                    |  |
| PSRR (V <sub>IN</sub> )   | Ripple rejection for V <sub>IN</sub> input voltage | $V_{IN} = V_{OUT} + 1 V$ , $f = 120 Hz$                                                                           |      | 80   |             | dB                 |  |
| TOTAL (VIN)               | Tappie rejection for VIN input voltage             | $V_{IN} = V_{OUT} + 1V, f = 1 \text{ kHz}$                                                                        |      | 65   |             | ub.                |  |
| PSRR (V <sub>BIAS</sub> ) | Ripple rejection for V <sub>BIAS</sub> voltage     | $V_{BIAS} = V_{OUT} + 3 V, f = 120 Hz$                                                                            |      | 58   |             | dB                 |  |
| OTTT (VBIAS)              | Tupple rejection for V <sub>BIAS</sub> vertage     | $V_{BIAS} = V_{OUT} + 3 V, f = 1 kHz$                                                                             |      | 58   |             | uD                 |  |
|                           | Output noise density                               | f = 120 Hz                                                                                                        |      | 1    |             | μV/√H              |  |
| e <sub>n</sub>            | Output noise voltage                               | BW = 10 Hz - 100 kHz                                                                                              |      | 150  |             | μV <sub>(RMS</sub> |  |
|                           |                                                    | BW = 300 Hz - 300 kHz                                                                                             |      | 90   |             | i (PCIVIC          |  |
| THERMAL PAR               |                                                    |                                                                                                                   |      |      |             |                    |  |
| T <sub>SD</sub>           | Thermal shutdown junction temperature              |                                                                                                                   |      | 160  |             | °C                 |  |
| T <sub>SD(HYS)</sub>      | Thermal shutdown hysteresis                        |                                                                                                                   |      | 10   |             |                    |  |

# TEXAS INSTRUMENTS

#### 6.6 Typical Characteristics

Unless otherwise specified:  $T_J = 25$ °C,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{BIAS} = 3$  V,  $I_{OUT} = 10$  mA,  $C_{IN} = C_{OUT} = 10$ - $\mu$ F ceramic,  $V_{EN} = V_{BIAS}$ .



Figure 1.  $V_{BIAS}$  Ground Pin Current ( $I_{GND(BIAS)}$ ) vs  $V_{BIAS}$ 



Figure 2. V<sub>BIAS</sub> Ground Pin Current (I<sub>GND(BIAS)</sub>) vs Temperature



Figure 3.  $V_{IN}$  Ground Pin Current ( $I_{GND(IN)}$ ) vs Temperature



Figure 4. Load Regulation vs Temperature



Figure 5. Dropout Voltage ( $V_{DO}$ ) vs Temperature



Figure 6. Output Current Limit (I<sub>SC</sub>) vs Temperature

Submit Documentation Feedback



#### **Typical Characteristics (continued)**

Unless otherwise specified:  $T_J = 25$ °C,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{BIAS} = 3$  V,  $I_{OUT} = 10$  mA,  $C_{IN} = C_{OUT} = 10$ - $\mu F$  ceramic,  $C_{BIAS} = 1$ - $\mu F$  ceramic,  $V_{EN} = V_{BIAS}$ .



Figure 7.  $V_{OUT}$  vs Temperature



Figure 8. UVLO Thresholds vs Temperature



Figure 9. Enable Thresholds (V<sub>EN</sub>) vs Temperature



Figure 10. Enable Pull-Down Current (I<sub>EN</sub>) vs Temperature



Figure 11. Enable Pull-Up Resistor (R<sub>EN</sub>) vs Temperature



Figure 12. V<sub>IN</sub> Line Transient Response

# TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**

Unless otherwise specified:  $T_J = 25$ °C,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{BIAS} = 3$  V,  $I_{OUT} = 10$  mA,  $C_{IN} = C_{OUT} = 10$ - $\mu$ F ceramic,  $V_{EN} = V_{BIAS}$ .



Figure 13.  $V_{\text{BIAS}}$  Line Transient Response



Figure 14. V<sub>BIAS</sub> Line Transient Response



Figure 15. Load Transient Response, C<sub>OUT</sub> = 10-μF Ceramic



 $C_{OUT} = 100-\mu F$  Ceramic

Figure 16. Load Transient Response



Figure 17. Load Transient Response



 $C_{OUT} = 100-\mu F Tantalum$ 

Figure 18. Load Transient Response

Submit Documentation Feedback



#### **Typical Characteristics (continued)**

Unless otherwise specified:  $T_J = 25^{\circ}C$ ,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{BIAS} = 3$  V,  $I_{OUT} = 10$  mA,  $C_{IN} = C_{OUT} = 10$ - $\mu$ F ceramic,  $C_{BIAS} = 10$ - $\mu$ F ceramic,  $C_{$ 1- $\mu$ F ceramic,  $V_{EN} = V_{BIAS}$ .



= 3.3V

 $V_{\mathsf{BIAS}}$ V<sub>IN</sub> = V<sub>OUT</sub> + 1\

 $0 \frac{|I_{OUT} = 100 \text{ mA}}{|I_{OUT}|}$ 

10



100

1000

Figure 21. V<sub>IN</sub> PSRR

FREQUENCY (kHz)



Figure 20. V<sub>BIAS</sub> PSRR



Figure 22. Output Noise

Copyright © 2006-2015, Texas Instruments Incorporated

Submit Documentation Feedback



#### 7 Detailed Description

#### 7.1 Overview

The LP38556 is a fast-response, high-current, low-dropout regulator, available in output voltages 0.8 V and 1.2 V. This device is capable of delivering 3-A continuous load current. Standard regulator features, such as overcurrent and overtemperature protection, are also included.

The LP38556 contains several features:

- · Low dropout voltage, typical 240 mV at 3-A load.
- Low GND pin current, typical 10 mA at 3-A load.
- A shutdown feature is available, allowing the regulator to consume only 1 μA when EN pin is low.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Enable Operation

The enable pin (EN) provides a mechanism to enable, or disable, the regulator output stage. The EN pin has an internal pullup, through a typical 180-k $\Omega$  resistor, to  $V_{BIAS}$ .

If the EN pin is actively driven, pulling the EN pin above the  $V_{EN}$  threshold of 1.25 V (typical) will turn the regulator output on, while pulling the EN pin below the  $V_{EN}$  threshold will turn the regulator output off. There is approximately 100 mV of hysteresis built into the enable threshold provide noise immunity.

If the enable function is not needed, the EN pin must be left open, or connected directly to  $V_{BIAS}$ . If the EN pin is left open, stray capacitance on this pin must be minimized, otherwise the output turnon will be delayed while the stray capacitance is charged through the internal resistance  $(r_{EN})$ .

#### 7.3.2 Input Voltage

The input voltage ( $V_{IN}$ ) is the high current external voltage rail that will be regulated down to a lower voltage, which is applied to the load. The input voltage must be at least  $V_{OUT} + V_{DO}$ , and no higher than whatever value is used for  $V_{BIAS}$ .



#### Feature Description (continued)

#### 7.3.3 Bias Voltage

The bias voltage ( $V_{BIAS}$ ) is a low current external voltage rail required to bias the control circuitry and provide gate drive for the N-FET pass transistor. The bias voltage must be in the range of 3 V to 5.5 V to ensure proper operation of the device.

#### 7.3.4 Undervoltage Lockout

The bias voltage is monitored by a circuit which prevents the device from functioning when the bias voltage is below the undervoltage lock-out (UVLO) threshold of approximately 2.45 V.

As the bias voltage rises above the UVLO threshold the device control circuitry become active. There is approximately 150 mV of hysteresis built into the UVLO threshold to provide noise immunity.

When the bias voltage is between the UVLO threshold and the minimum operating rating value of 3 V the device will be functional, but the operating parameters will not be within the specified limits.

#### 7.3.5 Supply Sequencing

There is no requirement for the order that  $V_{IN}$  or  $V_{BIAS}$  are applied or removed. However, the output voltage cannot be specified until both  $V_{IN}$  and  $V_{BIAS}$  are within the range of specified operating values.

If used in a dual-supply system where the regulator load is returned to a negative supply, the output pin must be diode clamped to ground. A Schottky diode is recommend for this diode clamp.

#### 7.3.6 Reverse Voltage

A reverse voltage condition will exist when the voltage at the OUT pin is higher than the voltage at the input pin. Typically this will happen when  $V_{IN}$  is abruptly taken low and  $C_{OUT}$  continues to hold a sufficient charge such that the input to output voltage becomes reversed.

The NMOS pass element, by design, contains no body diode. This means that, as long as the gate of the pass element is not driven, there will not be any reverse current flow through the pass element during a reverse voltage event. The gate of the pass element is not driven when V<sub>BIAS</sub> is below the UVLO threshold.

When  $V_{BIAS}$  is above the UVLO threshold the control circuitry is active and will attempt to regulate the output voltage. Because the input voltage is less than the output voltage, the control circuit will drive the gate of the pass element to the full  $V_{BIAS}$  potential when the output voltage begins to fall. In this condition, reverse current will flow from the OUT pin to the IN pin, limited only by the  $R_{DS(ON)}$  of the pass element and the output-to-input voltage differential. This condition is outside the specified operating range and must be avoided.

#### 7.4 Device Functional Modes

### 7.4.1 Operation with 3 V $\leq$ V<sub>BIAS</sub> $\leq$ 5.5 V , V<sub>OUT(TARGET)</sub> + 0.3 V $\leq$ V<sub>IN</sub> $\leq$ V<sub>BIAS</sub>

The device operates if the bias voltage is equal to, or exceeds, 3 V; input voltage is equal to, or exceeds,  $V_{OUT(TARGET)}$  + 0.3 V. At bias voltages below the minimum  $V_{BIAS}$  requirement, the device does not operate correctly, and output voltage may not reach target value.

#### 7.4.2 Operation with V<sub>EN</sub> Control

If the voltage on the EN pin is less than 1 V, the device is disabled. Raising  $V_{EN}$  above 1.5 V initiates the start-up sequence of the device.

#### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The LP38856 can provide 3-A output current with 240-mV dropout voltage (typical). The bias voltage must be in the range of 3 V to 5.5 V to ensure proper operation of the device. The input voltage must be at least  $V_{OUT}$  +  $V_{DO}$ , and no higher than whatever value is used for  $V_{BIAS}$ . Minimal input and output capacitor are 10  $\mu$ F. The capacitor on the bias pin must be at least 1  $\mu$ F.

#### 8.2 Typical Application



Figure 23. LP38856 Typical Application

#### 8.2.1 Design Requirements

For LP38856 typical applications, use the parameters listed in Table 1 as the input parameters.

**DESIGN PARAMETERS VALUE** 3 V to 5.5 V Bias voltage Input voltage V<sub>OUT</sub>+0.3 V to V<sub>BIAS</sub> 0.8 V or 1.2 V Output voltage Output current 3 A (maximum) Bias capacitor 1 μF (minimum) Input capacitor 10 µF (minimum) Output capacitor 10 uF (minimum)

**Table 1. Design Parameters** 

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 External Capacitors

To assure regulator stability, capacitors are required on the IN, OUT, and BIAS pins as shown in Figure 23.

#### 8.2.2.1.1 Output Capacitor

A minimum output capacitance of 10  $\mu$ F, ceramic, is required for stability. The amount of output capacitance can be increased without limit. The output capacitor must be located less than 1 cm from the output pin of the device and returned to the device ground pin with a clean analog ground.

Only high quality ceramic types such as X5R or X7R should be used, as the Z5U and Y5F types do not provide sufficient capacitance over temperature.



Tantalum capacitors will also provide stable operation across the entire operating temperature range. However, the effects of ESR may provide variations in the output voltage during fast load transients. Using the minimum recommended 10  $\mu$ F ceramic capacitor at the output will allow unlimited capacitance, tantalum and/or aluminum, to be added in parallel.

#### 8.2.2.1.2 Input Capacitor

The input capacitor must be at least 10  $\mu$ F, but can be increased without limit. Its purpose is to provide a low source impedance for the regulator input. A ceramic capacitor, X5R or X7R, is recommended.

Tantalum capacitors may also be used at the input pin. There is no specific ESR limitation on the input capacitor (the lower, the better).

Aluminum electrolytic capacitors can be used, but are not recommended as their ESR increases very quickly at cold temperatures. They are not recommended for any application where the ambient temperature falls below 0°C.

#### 8.2.2.1.3 Bias Capacitor

The capacitor on the bias pin must be at least 1 µF. It can be any good quality capacitor (ceramic is recommended).

#### 8.2.2.2 Power Dissipation and Heatsinking

A heat-sink may be required depending on the maximum power dissipation and maximum ambient temperature of the application. Under all possible conditions, the junction temperature must be within the range specified under operating conditions.

The total power dissipation of the device is the sum of three different points of dissipation in the device.

The first part is the power that is dissipated in the NMOS pass element, and can be determined with the formula:

$$P_{D(PASS)} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
(1)

The second part is the power that is dissipated in the bias and control circuitry, and can be determined with the formula:

$$P_{D(BIAS)} = V_{BIAS} \times I_{GND(BIAS)}$$

where

The third part is the power that is dissipated in portions of the output stage circuitry, and can be determined with the formula:

$$P_{D(IN)} = V_{IN} \times I_{GND(IN)}$$

where

The total power dissipation is then:

$$P_D = P_{D(PASS)} + P_{D(BIAS)} + P_{D(IN)}$$

$$\tag{4}$$

The maximum allowable junction temperature rise ( $\Delta T_J$ ) depends on the maximum anticipated ambient temperature ( $T_{A(MAX)}$ ) for the application, and the maximum allowable operating junction temperature ( $T_{J(MAX)}$ ):

$$\Delta T_{J} = T_{J(MAX)} - T_{A(MAX)} \tag{5}$$

The maximum allowable value for junction to ambient thermal resistance,  $R_{\theta JA}$ , can be calculated using the formula:

$$R_{\theta JA} \le \Delta T_J / P_D \tag{6}$$

The LP38856 is available in TO-220 and DDPAK/TO-263 packages. The thermal resistance in the application depends on amount of copper area or heat-sink, and on air flow. If the maximum allowable value of R  $_{\theta JA}$  calculated above is  $\geq$  32°C/W for TO-220 package and  $\geq$  41°C/W for DDPAK/TO-263 package no heat-sink is needed because the package alone can dissipate enough heat to satisfy these requirements. If the value needed for allowable R $_{\theta JA}$  falls below these limits, a heat-sink is required.



#### 8.2.3 Application Curves



# 9 Power Supply Recommendations

The LP38856 device is designed to operate from an bias voltage supply range between 3 V and 5.5 V, and the input voltage in the range between  $V_{OUT}$  + 0.3 V and  $V_{BIAS}$ . Input supply must be well regulated. An input capacitor of at least 10  $\mu F$  is required.

Submit Documentation Feedback



#### 10 Layout

#### 10.1 Layout Guidelines

Good layout practices will minimize voltage error and prevent instability which can result from ground loops. The input and output capacitors must be directly connected to the device pins with short traces that have no other current flowing in them (Kelvin connect).

The best way to do this is to place the capacitors very near the device and make connections directly to the device pins via short traces on the top layer of the PCB. The regulator's ground pin must be connected through vias to the internal or backside ground plane so that the regulator has a single point ground.

The external resistors which set the output voltage must also be located very near the device with all connections directly tied via short traces to the pins of the device (Kelvin connect). Do not connect the resistive divider to the load point or DC error will be induced.

#### 10.2 Layout Example



Figure 26. LP38856 Layout Example



#### 11 Device and Documentation Support

#### 11.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device   | Status (1) | Package Type     | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan               | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|--------------------|------------|------------------|--------------------|------|----------------|------------------------|-------------------------------|---------------------|--------------|----------------------|---------|
| LP38856S-1.2/NOPB  | ACTIVE     | DDPAK/<br>TO-263 | KTT                | 5    | 45             | RoHS-Exempt<br>& Green | SN                            | Level-3-245C-168 HR | -40 to 125   | LP38856S<br>1.2      | Samples |
| LP38856SX-1.2/NOPB | ACTIVE     | DDPAK/<br>TO-263 | KTT                | 5    | 500            | RoHS-Exempt<br>& Green | SN                            | Level-3-245C-168 HR | -40 to 125   | LP38856S<br>1.2      | Samples |
| LP38856T-1.2/NOPB  | ACTIVE     | TO-220           | NDH                | 5    | 45             | RoHS & Green           | SN                            | Level-1-NA-UNLIM    | -40 to 125   | LP38856T<br>1.2      | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

| In no event shall TI's liabilit | y arising out of such information | exceed the total purchase | price of the TI part(s) a | at issue in this document sold by | TI to Customer on an annual basis. |
|---------------------------------|-----------------------------------|---------------------------|---------------------------|-----------------------------------|------------------------------------|
|                                 |                                   |                           |                           |                                   |                                    |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 11-May-2024

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity A0

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type  | Package<br>Drawing |   | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|------------------|--------------------|---|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LP38856SX-1.2/NOPB | DDPAK/<br>TO-263 | KTT                | 5 | 500 | 330.0                    | 24.4                     | 10.75      | 14.85      | 5.0        | 16.0       | 24.0      | Q2               |

www.ti.com 11-May-2024



#### \*All dimensions are nominal

| Ì | Device             | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|---|--------------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| ı | LP38856SX-1.2/NOPB | DDPAK/TO-263 | KTT             | 5    | 500 | 356.0       | 356.0      | 45.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 11-May-2024

#### **TUBE**



#### \*All dimensions are nominal

| Device            | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm)  | B (mm) |
|-------------------|--------------|--------------|------|-----|--------|--------|---------|--------|
| LP38856S-1.2/NOPB | KTT          | TO-263       | 5    | 45  | 502    | 25     | 8204.2  | 9.19   |
| LP38856T-1.2/NOPB | NDH          | TO-220       | 5    | 45  | 502    | 30     | 30048.2 | 10.74  |





#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated