# LMV1090 Dual Input, Far Field Noise Suppression Microphone Amplifier Check for Samples: LMV1090 #### **FEATURES** - No Loss of Voice Intelligibility - No Added Processing Delay - Low Power Consumption - Differential Outputs - Excellent RF Immunity - Adjustable 12 54dB Gain - Shutdown Function - Space-Saving 16-Bump DSBGA Package #### **APPLICATIONS** - Mobile Headset - Mobile and Handheld Two-Way Radios - Bluetooth and Other Powered Headsets - Hand-held Voice Microphones - Cell Phones #### **KEY SPECIFICATIONS** - Far Field Noise Suppression Electrical (FFNS<sub>E</sub> at f = 1kHz): 34dB (typ) - SNRIE 26dB (typ) - Supply Current: 600µA (typ) - Standby Current 0.1µA (typ) - Signal-to-Noise Ratio (Voice band): 65dB (typ) - Total Harmonic Distortion + Noise: 0.1% (typ) - PSRR (217Hz): 99dB (typ) #### DESCRIPTION The LMV1090 is a fully analog dual differential input, differential output, microphone array amplifier designed to reduce background acoustic noise, while delivering superb speech clarity in voice communication applications. The LMV1090 preserves near-field voice signals within 4cm of the microphones while rejecting far-field acoustic noise greater than 50cm from the microphones. Up to 20dB of far-field rejection is possible in a properly configured and using ±0.5dB matched microphones. Part of the PowerWise $^{\text{TM}}$ family of energy efficient solutions, the LMV1090 consumes only $600\mu\text{A}$ of supply current providing superior performance over DSP solutions consuming greater than ten times the power. The dual microphone inputs and the processed signal output are differential to provide excellent noise immunity. The microphones are biased with an internal low-noise bias supply. M Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. is a trademark of ~ Texas Instruments. All other trademarks are the property of their respective owners. ## **System Diagram** Submit Documentation Feedback # **Typical Application** Figure 1. Typical Dual Microphone Far Field noise Cancelling Application Copyright © 2009–2013, Texas Instruments Incorporated Submit Documentation Feedback ## **Connection Diagram** Figure 2. 16-Bump DSBGA (Top View) See YZR0016 Package #### **PIN DESCRIPTIONS** | Bump Number | Pin Name | Pin Function | Pin Type | |-------------|---------------------------------|----------------------------------------|------------------| | A1 | MIC1- | Microphone 1 negative input | Analog Input | | A2 | MIC1+ | Microphone 1 positive input | Analog Input | | A3 | MIC2- | Microphone 2 negative input | Analog Input | | A4 | MIC2+ | Microphone 2 positive input | Analog Input | | B1 | GND | Amplifier ground | Ground | | B2 | LPF+ | Low Pass Filter for positive output | Analog Input | | В3 | OUT+ | Positive optimized audio output | Analog Output | | B4 | REF | Reference voltage de-coupling | Analog Reference | | C1 | $V_{DD}$ | Power supply | Supply | | C2 | LPF- | Low Pass Filter for negative output | Analog Input | | C3 | OUT- | Negative optimized audio output | Analog Output | | C4 | Mic Bias | Microphone Bias | Analog Output | | D1 | EN | Chip enable | Digital input | | D2 | SDA | I <sup>2</sup> C data Digital Input/Ou | | | D3 | SCL | I <sup>2</sup> C clock Digital Input | | | D4 | I <sup>2</sup> CV <sub>DD</sub> | I <sup>2</sup> C power supply Supply | | These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. www.ti.com # Absolute Maximum Ratings (1)(2) | Supply Voltage | | 6.0V | |-------------------------------------------------------|--------------------------------------------|--------------------| | Storage Temperature | -85°C to +150°C | | | Power Dissipation (3) | | Internally Limited | | ESD Rating <sup>(4)</sup> | | 2000V | | ESD Rating <sup>(5)</sup> | 200V | | | CDM | | 500V | | Junction Temperature (T <sub>JMAX</sub> ) | | 150°C | | Mounting Temperature Infrared or Convection (20 sec.) | | 235°C | | Thermal Resistance | 70°C/W | | | Soldering Information See AN-1112 "n | nicroSMD Wafers Level Chip Scale Package." | j | - (1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified. - (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications. - (3) The maximum power dissipation must be de-rated at elevated temperatures and is dictated by T<sub>JMAX</sub>, θ<sub>JC</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable power dissipation is P<sub>DMAX</sub> = (T<sub>JMAX</sub> T<sub>A</sub>) / θ<sub>JA</sub> or the number given in the *Absolute Maximum Ratings*, whichever is lower. For the LMV1090, T<sub>JMAX</sub> = 150°C and the typical θ<sub>JA</sub> for this DSBGA package is 70°C/W. Refer to the Thermal Considerations section for more information. - (4) Human body model, applicable std. JESD22-A114C. - (5) Machine model, applicable std. JESD22-A115-A. # Operating Ratings<sup>(1)</sup> | Supply Voltage | 2.7V ≤ V <sub>DD</sub> ≤ 5.5V | |----------------------------------------------------|--------------------------------| | I <sup>2</sup> CV <sub>DD</sub> Supply Voltage (2) | $1.7V \le I^2CV_{DD} \le 5.5V$ | | $T_{MIN} \le T_A \le T_{MAX}$ | -40°C ≤ T <sub>A</sub> ≤ +85°C | - (1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified. - (2) The voltage at I<sup>2</sup>CV<sub>DD</sub> must not exceed the voltage on V<sub>DD</sub>. # Electrical Characteristics 3.3V<sup>(1)(2)</sup> Unless otherwise specified, all limits specified for $T_A = 25^{\circ}C$ , $V_{DD} = 3.3V$ , $V_{IN} = 18 \text{mV}_{P-P}$ , f = 1 kHz, $EN = V_{DD}$ , Pre Amp gain = 20 dB, Post Amp gain = 6 dB, $R_L = 100 \text{k}\Omega$ , and $C_L = 4.7 \text{pF}$ , f = 1 kHz pass through mode. | 0 | D | O a maltitla ma | LMV | LMV1090 | | | |-----------------------|----------------------------|-----------------------------------------------------------------|------------------------|----------------------|-------------------------|--| | Symbol | Parameter | Conditions | Typical <sup>(3)</sup> | Limit <sup>(4)</sup> | (Limits) | | | CNID | ID 0: 14 N : D : | V <sub>IN</sub> = 18mV <sub>P-P</sub><br>A-weighted, Audio band | 63 | | dB | | | SNR Signal-to-Noise R | Signal-to-Noise Ratio | $V_{OUT} = 18V_{P-P},$ voice band (300–3400Hz) | 65 | | dB | | | e <sub>N</sub> | Input Referred Noise level | A-Weighted | 5 | | $\mu V_{RMS}$ | | | $V_{IN}$ | Maximum Input Signal | THD+N < 1%, Pre Amp Gain = 6dB | 880 | 820 | mV <sub>P-P</sub> (min) | | - (1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified. - (2) The Electrical Characteristics tables list specified specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured - (3) Typical values represent most likely parametric norms at T<sub>A</sub> = +25°C, and at the Recommended Operation Conditions at the time of product characterization and are not ensured - 4) Datasheet min/max specification limits are ensured by test, or statistical analysis. # Electrical Characteristics 3.3V<sup>(1)(2)</sup> (continued) Unless otherwise specified, all limits specified for $T_A$ = 25°C, $V_{DD}$ = 3.3V, $V_{IN}$ = 18m $V_{P-P}$ , f = 1kHz, EN = $V_{DD}$ , Pre Amp gain = 20dB, Post Amp gain = 6dB, $R_L$ = 100k $\Omega$ , and $C_L$ = 4.7pF, f = 1kHz pass through mode. | Symbol | Parameter | Conditions | LMV | Units | | |----------------------------------|----------------------------------------------------|----------------------------------------------------------------------------|------------------------|---------------------------------------------|------------------------| | Symbol | Parameter | Conditions | Typical <sup>(3)</sup> | Typical <sup>(3)</sup> Limit <sup>(4)</sup> | | | V <sub>OUT</sub> | Maximum AC Output Voltage | Differential Out+, Out-<br>THD+N < 1% | 1.2 | 1.1 | V <sub>RMS</sub> (min) | | | DC Level at Outputs | Out+, Out- | 820 | | mV | | THD+N | Total Harmonic Distortion + Noise | Differential Out+ and Out- | 0.1 | 0.2 | % (max) | | $Z_{IN}$ | Input Impedance | | 142 | | kΩ | | Z <sub>OUT</sub> | Output Impedance (Differential) | | 220 | | Ω | | Z <sub>LOAD</sub> | Load Impedance (Out+, Out-) <sup>(5)</sup> | R <sub>LOAD</sub><br>C <sub>LOAD</sub> | | 10<br>100 | kΩ (min)<br>pF (max) | | $A_M$ | Microphone Preamplifier Gain Range | minimum<br>maximum | 6<br>36 | | dB<br>dB | | $A_{MR}$ | Microphone Preamplifier Gain Adjustment Resolution | | 2 | 1.7<br>2.3 | dB (min)<br>dB (max) | | $A_{P}$ | Post Amplifier Gain Range | minimum<br>maximum | 6<br>18 | | dB<br>dB | | $A_{PR}$ | Post Amplifier Gain Resolution | | 3 | 2.6<br>3.4 | dB (min)<br>dB (max) | | FFNS <sub>E</sub> | Far Field Noise Suppression Electrical | f = 1kHz (See Test Methods)<br>f = 300Hz (See Test Methods) | 34<br>42 | 26 | dB<br>dB | | SNRI <sub>E</sub> | Signal-to-Noise Ratio Improvement Electrical | f = 1kHz (See Test Methods)<br>f = 300Hz (See Test Methods) | 26<br>33 | 18 | dB<br>dB | | | | Input Referred, Input AC grounded | | | | | PSRR | Power Supply Rejection Ratio | $f_{RIPPLE} = 217Hz (V_{RIPPLE} = 100mV_{P-P})$ | 99 | 85 | dB (min) | | | | $f_{RIPPLE} = 1kHz (V_{RIPPLE} = 100mV_{P-P})$ | 95 | 80 | dB (min) | | CMRR | Common Mode Rejection Ratio | input referred | 60 | | dB | | $V_{BM}$ | Microphone Bias Supply Voltage | I <sub>BIAS</sub> = 1.2mA | 2.0 | 1.85<br>2.15 | V (min)<br>V (max) | | e <sub>VBM</sub> | Mic bias noise voltage on V <sub>REF</sub> pin | A-Weighted, C <sub>B</sub> = 10nF | 7 | | $\mu V_{RMS}$ | | I <sub>DDQ</sub> | Supply Quiescent Current | V <sub>IN</sub> = 0V | 0.60 | 0.80 | mA (max) | | I <sub>DD</sub> | Supply Current | V <sub>IN</sub> = 25mV <sub>P-P</sub> both inputs<br>Noise cancelling mode | 0.60 | | mA | | I <sub>SD</sub> | Shut Down Current | EN pin = GND | 0.1 | 0.7 | μA (max) | | I <sub>DD</sub> I <sup>2</sup> C | I <sup>2</sup> C supply current | I <sup>2</sup> C Idle Mode | 25 | 100 | nA (max) | | T <sub>ON</sub> | Turn-On Time <sup>(6)</sup> | | | 40 | ms (max) | | T <sub>OFF</sub> | Turn-Off Time <sup>(6)</sup> | | | 60 | ms (max) | Submit Documentation Feedback Ensured by design. Ensured by design. # Electrical Characteristics 5.0V(1)(2) Unless otherwise specified, all limits ensured for $T_A = 25^{\circ}C$ , $V_{DD} = 5V$ , $V_{IN} = 18 m V_{P-P}$ , $EN = V_{DD}$ , Pre Amp gain = 20 dB, Post Amp gain = 6 dB, $R_L = 100 k\Omega$ , and $C_L = 4.7 pF$ , f = 1 kHz pass through mode. | Comple ed | Danamatan | Conditions | LMV | Units | | |----------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------|------------------------|----------------------|------------------------| | Symbol | Parameter | Conditions | Typical <sup>(3)</sup> | Limit <sup>(4)</sup> | (Limits) | | SNR | Signal to Noigo Potio | V <sub>IN</sub> = 18mV <sub>P-P</sub><br>A-weighted, Audio band | 63 | | dB | | SINK | Signal-to-Noise Ratio | $V_{OUT} = 18 \text{mV}_{\text{P-P}},$<br>voice band (300–3400Hz) | 65 | | dB | | e <sub>N</sub> | Input Referred Noise level | A-Weighted | 5 | | $\mu V_{RMS}$ | | $V_{IN}$ | Maximum Input Signal | THD+N < 1% | 880 | 820 | mV <sub>P-P</sub> (min | | $V_{OUT}$ | Maximum AC Output Voltage | f = 1kHz, THD+N < 1%<br>between differential output | 1.2 | 1.1 | V <sub>RMS</sub> (min) | | | DC Output Voltage | | 820 | | mV | | THD+N | Total Harmonic Distortion + Noise | Differential Out+ and Out- | 0.1 | 0.2 | % (max) | | $Z_{IN}$ | Input Impedance | | 142 | | kΩ | | $Z_{OUT}$ | Output Impedance | | 220 | | Ω | | $A_M$ | Microphone Preamplifier Gain Range | minimum<br>maximum | 6<br>36 | | dB<br>dB | | $A_{MR}$ | Microphone Preamplifier Gain Adjustment Resolution | | 2 | 1.7<br>2.3 | dB (min)<br>dB (max) | | $A_{P}$ | Post Amplifier Gain Range | minimum<br>maximum | 6<br>18 | | dB<br>dB | | A <sub>PR</sub> | Post Amplifier Gain Adjustment<br>Resolution | | 3 | 2.6<br>3.4 | dB (min)<br>dB (max) | | FFNS <sub>E</sub> | Far Field Noise Suppression Electrical | f = 1kHz (See Test Methods)<br>f = 300Hz (See Test Method) | 34<br>42 | 26 | dB<br>dB | | SNRI <sub>E</sub> | Signal-to-Noise Ratio Improvement Electrical | f = 1kHz (See Test Methods)<br>f = 300Hz (See Test Methods) | 26<br>33 | 18 | dB<br>dB | | | | Input Referred, Input AC grounded | | | | | PSRR | Power Supply Rejection Ratio | $f_{RIPPLE} = 217Hz (V_{RIPPLE} = 100mV_{P-P})$ | 99 | 85 | dB (min) | | | | $f_{RIPPLE} = 1kHz (V_{RIPPLE} = 100mV_{P-P})$ | 95 | 80 | dB (min) | | CMRR | Common Mode Rejection Ratio | input referred | 60 | | dB | | $V_{BM}$ | Microphone Bias Supply Voltage | I <sub>BIAS</sub> = 1.2mA | 2.0 | 1.85<br>2.15 | V ( min)<br>V (max) | | e <sub>VBM</sub> | Microphone bias noise voltage on V <sub>REF</sub> pin | A-Weighted, C <sub>B</sub> = 10nF | 7 | | $\mu V_{RMS}$ | | I <sub>DDQ</sub> | Supply Quiescent Current | V <sub>IN</sub> = 0V | 0.60 | 0.80 | mA (max) | | I <sub>DD</sub> | Supply Current | V <sub>IN</sub> = 25mV <sub>P-P</sub> both inputs<br>Noise cancelling mode | 0.60 | | mA | | I <sub>SD</sub> | Shut Down Current | EN pin = GND | 0.1 | | μA | | I <sub>DD</sub> I <sup>2</sup> C | I <sup>2</sup> C supply current | I <sup>2</sup> C Idle Mode | 25 | 100 | nA (max) | | T <sub>ON</sub> | Turn On Time <sup>(5)</sup> | | | 40 | mA (max) | | T <sub>OFF</sub> | Turn Off Time <sup>(5)</sup> | | | 60 | ms (max) | <sup>(1) &</sup>quot;Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified. <sup>(2)</sup> The voltage at I<sup>2</sup>CV<sub>DD</sub> must not exceed the voltage on V<sub>DD</sub>. <sup>(3)</sup> Typical values represent most likely parametric norms at T<sub>A</sub> = +25°C, and at the Recommended Operation Conditions at the time of product characterization and are not ensured <sup>(4)</sup> Datasheet min/max specification limits are ensured by test, or statistical analysis. <sup>(5)</sup> Ensured by design. # Digital Interface Characteristics $I^2C_V_{DD} = 2.2V$ to $5.5V^{(1)(2)}$ The following specifications apply for $V_{DD}$ = 5.0V and 3.3V, $T_A$ = 25°C, 2.2V $\leq$ I<sup>2</sup>C\_V<sub>DD</sub> $\leq$ 5.5V, unless otherwise specified. | Comple al | Donomotou. | Conditions | LMV | Units | | |----------------|-------------------------------------|--------------|-------------|--------------------------|----------| | Symbol | Parameter | Conditions | Typical (3) | Limits <sup>(4)(5)</sup> | (Limits) | | t <sub>1</sub> | I <sup>2</sup> C Clock Period | | | 2.5 | μs (min) | | t <sub>2</sub> | I <sup>2</sup> C Data Setup Time | | | 100 | ns (min) | | t <sub>3</sub> | I <sup>2</sup> C Data Stable Time | | | 0 | ns (min) | | t <sub>4</sub> | Start Condition Time | | | 100 | ns (min) | | t <sub>5</sub> | Stop Condition Time | | | 100 | ns (min) | | t <sub>6</sub> | I <sup>2</sup> C Data Hold Time | | | 100 | ns (min) | | $V_{IH}$ | I <sup>2</sup> C Input Voltage High | EN, SCL, SDA | | $0.7xI^2CV_{DD}$ | V (min) | | $V_{IL}$ | I <sup>2</sup> C Input Voltage Low | EN, SCL, SDA | | $0.3xI^2CV_{DD}$ | V (max) | <sup>(1)</sup> The Electrical Characteristics tables list specified specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured - (2) The voltage at $I^2CV_{DD}$ must not exceed the voltage on $V_{DD}$ . - (3) Human body model, applicable std. JESD22-A114C. - (4) Machine model, applicable std. JESD22-A115-A. - (5) Datasheet min/max specification limits are ensured by test, or statistical analysis. # Digital Interface Characteristics $I^2C_V_{DD} = 1.7V$ to 2.2V The following specifications apply for $V_{DD} = 5.0 \text{V}$ and 3.3V, $T_A = 25 ^{\circ}\text{C}$ , $1.7 \text{V} \le \text{I}^2\text{C}_{-}\text{V}_{DD} \le 2.2 \text{V}$ , unless otherwise specified. | Comple ed | Davamatan | O and Millians | LMV | Units | | | |-----------------|-------------------------------------|----------------|------------------------|-------------------------------------|----------|--| | Symbol | Parameter | Conditions | Typical <sup>(1)</sup> | Limits <sup>(2)</sup> | (Limits) | | | t <sub>1</sub> | I <sup>2</sup> C Clock Period | | | 2.5 | μs (min) | | | t <sub>2</sub> | I <sup>2</sup> C Data Setup Time | | | 250 | ns (min) | | | t <sub>3</sub> | I <sup>2</sup> C Data Stable Time | | | 0 | ns (min) | | | $t_4$ | Start Condition Time | | | 250 | ns (min) | | | t <sub>5</sub> | Stop Condition Time | | | 250 | ns (min) | | | t <sub>6</sub> | I <sup>2</sup> C Data Hold Time | | | 250 | ns (min) | | | $V_{IH}$ | I <sup>2</sup> C Input Voltage High | EN, SCL, SDA | | 0.7xl <sup>2</sup> CV <sub>DD</sub> | V (min) | | | V <sub>IL</sub> | I <sup>2</sup> C Input Voltage Low | EN, SCL, SDA | | 0.3xl <sup>2</sup> CV <sub>DD</sub> | V (max) | | Typical values represent most likely parametric norms at T<sub>A</sub> = +25°C, and at the Recommended Operation Conditions at the time of product characterization and are not ensured (2) Datasheet min/max specification limits are ensured by test, or statistical analysis. Submit Documentation Feedback #### **Test Methods** Figure 3. FFNS<sub>E</sub>, NFSL<sub>E</sub>, SNRI<sub>E</sub> Test Circuit #### FAR FIELD NOISE SUPPRESSION (FFNS<sub>E</sub>) For optimum noise suppression the far field noise should be in a broadside array configuration from the two microphones (see Figure 22). Which means the far field sound source is equidistance from the two microphones. This configuration allows the amplitude of the far field signal to be equal at the two microphone inputs, however a slight phase difference may still exist. To simulate a real world application a slight phase delay was added to the FFNS<sub>E</sub> test. The block diagram from Figure 17 is used with the following procedure to measure the FFNS<sub>E</sub>. - 1. A sine wave with equal frequency and amplitude (25mV<sub>P.P</sub>) is applied to Mic1 and Mic2. Using a signal generator, the phase of Mic 2 is delayed by 1.1° when compared with Mic1. - 2. Measure the output level in dBV (X) - 3. Mute the signal from Mic2 - 4. Measure the output level in dBV (Y) - 5. $FFNS_F = Y X dB$ #### NEAR FIELD SPEECH LOSS (NFSL<sub>E</sub>) For optimum near field speech preservation, the sound source should be in an endfire array configuration from the two microphones (see Figure 23). In this configuration the speech signal at the microphone closest to the sound source will have greater amplitude than the microphone further away. Additionally the signal at microphone further away will experience a phase lag when compared with the closer microphone. To simulate this, phase delay as well as amplitude shift was added to the NFSL<sub>E</sub> test. The schematic from Figure 17 is used with the following procedure to measure the NFSL<sub>E</sub>. - 1. A $25mV_{P-P}$ and $17.25mV_{P-P}$ (0.69\*25mV<sub>P-P</sub>) sine wave is applied to Mic1 and Mic2 respectively. Once again, a signal generator is used to delay the phase of Mic2 by 15.9° when compared with Mic1. - 2. Measure the output level in dBV (X) - 3. Mute the signal from Mic2 - 4. Measure the output level in dBV (Y) - 5. $NFSL_E = Y X dB$ ### SIGNAL TO NOISE RATIO IMPROVEMENT ELECTRICAL (SNRI<sub>E</sub>) The SNRI<sub>E</sub> is the ratio of FFNS<sub>E</sub> to NFSL<sub>E</sub> and is defined as: $$SNRI_{E} = FFNS_{E} - NFSL_{E}$$ (1) ### **Typical Performance Characteristics** Unless otherwise specified, $T_J = 25^{\circ}C$ , $V_{DD} = 3.3V$ , Input Voltage = $18mV_{P-P}$ , f = 1 kHz, pass through mode (Note 8), Pre Amp gain = 20dB, Post Amp gain = 6dB, $R_L = 100k\Omega$ , and $C_L = 4.7pF$ . Figure 4. THD+N vs Input Voltage Mic1 = AC GND, f = 1kHz Mic2 Noise Canceling Mode Figure 8. Figure 5. Figure 7. THD+N vs Input Voltage Mic2 = AC GND, f = 1kHz Mic1 Noise Canceling Mode Figure 9. # **Typical Performance Characteristics (continued)** Unless otherwise specified, $T_J$ = 25°C, $V_{DD}$ = 3.3V, Input Voltage = 18m $V_{P-P}$ , f =1 kHz, pass through mode (Note 8), Pre Amp gain = 20dB, Post Amp gain = 6dB, $R_L$ = 100k $\Omega$ , and $C_L$ = 4.7pF. Figure 10. Figure 12. PSRR vs Frequency Pre Amp Gain = 20dB, Post Amp Gain = 6dB V<sub>RIPPLE</sub> = 100mV<sub>P-P</sub>, Mic1 = Mic2 = AC GND Noise Canceling Mode Figure 14. Figure 11. PSRR vs Frequency Pre Amp Gain = 20dB, Post Amp Gain = 6dB V<sub>RIPPLE</sub> = 100mV<sub>P-P</sub>, Mic1 = Mic2 = AC GND Mic2 Pass Through Mode Figure 13. #### Far Field Noise Suppression Electrical Figure 15. Copyright © 2009–2013, Texas Instruments Incorporated # **Typical Performance Characteristics (continued)** Unless otherwise specified, $T_J$ = 25°C, $V_{DD}$ = 3.3V, Input Voltage = 18m $V_{P-P}$ , f =1 kHz, pass through mode (Note 8), Pre Amp gain = 20dB, Post Amp gain = 6dB, $R_L$ = 100k $\Omega$ , and $C_L$ = 4.7pF. FREQUENCY (Hz) Figure 16. Submit Documentation Feedback #### APPLICATION DATA #### INTRODUCTION The LMV1090 is a fully analog single chip solution to reduce the far field noise picked up by microphones in a communication system. A simplified block diagram is provided in Figure 17. Figure 17. Simplified Block Diagram of the LMV1090 The output signal of the microphones is amplified by a pre-amplifier with adjustable gain between 6dB and 36dB. After the signals are matched the analog noise cancelling suppresses the far field noise signal. The output of the analog noise cancelling processor is amplified in the post amplifier with adjustable gain between 6dB and 18dB. For optimum noise and EMI immunity, the microphones have a differential connection to the LMV1090 and the output of the LMV1090 is also differential. The adjustable gain functions can be controlled via I<sup>2</sup>C. # **Power Supply Circuits** A low drop-out (LDO) voltage regulator in the LMV1090 allows the device to be independent of supply voltage variations. The Power On Reset (POR) circuitry in the LMV1090 requires the supply voltage to rise from 0V to $V_{DD}$ in less than 100ms. The Mic Bias output is provided as a low noise supply source for the electret microphones. The noise voltage on the Mic Bias microphone supply output pin depends on the noise voltage on the internal the reference node. The de-coupling capacitor on the $V_{REF}$ pin determines the noise voltage on this internal reference. This capacitor should be larger than 1nF; having a larger capacitor value will result in a lower noise voltage on the Mic Bias output. Most of the logic levels for the digital control interface are relative to $I^2CV_{DD}$ voltage. This eases interfacing to the micro controller of the application containing the LMV1090. The supply voltage on the $I^2CV_{DD}$ pin must never exceed the voltage on the $V_{DD}$ pin. Only the four pins that determine the default power up gain have logic levels relative to V<sub>DD</sub>. #### **Shutdown Function** As part of the Powerwise™ family, the LMV1090 consumes only 0.50mA of current. In many applications the part does not need to be continuously operational. To further reduce the power consumption in the inactive period, the LMV1090 provides two individual microphone power down functions. When either one of the shutdown functions is activated the part will go into shutdown mode consuming only a few µA of supply current. #### SHUTDOWN VIA HARDWARE PIN The hardware shutdown function is operated via the EN pin. In normal operation the EN pin must be at a 'high' level ( $V_{DD}$ ). Whenever a 'low' level (GND) is applied to the EN pin the part will go into shutdown mode disabling all internal circuits. ### **Gain Balance and Gain Budget** In systems where input signals have a high dynamic range, critical noise levels or where the dynamic range of the output voltage is also limited, careful gain balancing is essential for the best performance. Too low of a gain setting in the preamplifier can result in higher noise levels while too high of a gain setting in the preamplifier will result in clipping and saturation in the noise cancelling processor and output stages. The gain ranges and maximum signal levels for the different functional blocks are shown in Figure 18. Two examples are given as a guideline on how to select proper gain settings. Figure 18. Maximum Signal Levels #### **Example 1** An application using microphones with $50\text{mV}_{P-P}$ maximum output voltage, and a baseband chip after the LMV1091 with $1.5\text{V}_{P-P}$ maximum input voltage. For optimum noise performance, the gain of the input stage should be set to the maximum. - 1. $50\text{mV}_{P-P} + 36 \text{ dB} = 3.1\text{V}_{P-P}$ . - 2. 3.1V<sub>P-P</sub> is higher than the maximum 1.4V<sub>P-P</sub> allowed for the Noise Cancelling Block (NCB). This means a gain lower than 29.5dB should be selected. - Select the nearest lower gain from the gain settings shown in Table 4, 28dB is selected. This will prevent the NCP from being overloaded by the microphone. With this setting, the resulting output level of the Pre Amplifier will be 1.26V<sub>P-P</sub>. - 4. The NCB has a gain of 0dB which will result in 1.26V<sub>P-P</sub> at the output of the LMV1091. This level is less than maximum level that is allowed at the input of the post amp of the LMV1091. - 5. The baseband chip limits the maximum output voltage to 1.5V<sub>P-P</sub> with the minimum of 6dB post amp gain, this results in requiring a lower level at the input of the post amp of 0.75V<sub>P-P</sub>. Now calculating this for a maximum preamp gain, the output of the preamp must be no more than 0.75V<sub>P-P</sub>. - 6. Calculating the new gain for the preamp will result in <23.5dB gain. - 7. The nearest lower gain will be 22dB. So using preamp gain = 22dB and postamp gain = 6dB is the optimum for this application. #### Example 2 An application using microphones with $10\text{mV}_{P-P}$ maximum output voltage, and a baseband chip after the LMV1090 with $3.3\text{V}_{P-P}$ maximum input voltage. For optimum noise performance we would like to have the maximum gain at the input stage. - 1. $10\text{mV}_{P-P} + 36\text{dB} = 631\text{mV}_{P-P}$ . - 2. This is lower than the maximum 1.5V<sub>P-P</sub> so this is OK. - 3. The NCB has a gain of 0dB which will result in 1.5V<sub>P-P</sub> at the output of the LMV1091. This level is lower than maximum level that is allowed at the input of the Post Amp of the LMV1091. - 4. With a Post Amp gain setting of 6dB the output of the Post Amp will be 3V<sub>P-P</sub> which is OK for the baseband. - 5. The nearest lower Post Amp gain will be 6dB. So using preamp gain = 36dB and postamp gain = 6dB is optimum for this application. ### I<sup>2</sup>C Compatible Interface The LMV1090 is controlled through an I<sup>2</sup>C compatible serial interface that consists of a serial data line (SDA) and a serial clock (SCL). The clock line are uni-directional. \*The LMV1090 and the master can communicate at clock rates up to 400kHz. Figure 19 shows the I<sup>2</sup>C Interface timing diagram. Data on the SDA line must be stable during the HIGH period of SCL. The LMV1090 is a transmit/receive slave-only device, reliant upon the master to generate the SCL signal. Each transmission sequence is framed by a START condition and a STOP condition (Figure 20). The data line is 8 bits long and is always followed by an acknowledge pulse (Figure 21). # I<sup>2</sup>C Compatible Interface Power Supply Pin (I<sup>2</sup>CV<sub>DD</sub>) The LMV1090 I<sup>2</sup>C interface is powered up through the I<sup>2</sup>CV<sub>DD</sub> pin. The LMV1090 I<sup>2</sup>C interface operates at a voltage level set by the I<sup>2</sup>CV<sub>DD</sub> pin which can be set independent to that of the main power supply pin V<sub>DD</sub>. This is ideal whenever logic levels for the I<sup>2</sup>C Interface are dictated by a microcontroller or microprocessor that is operating at a lower supply voltage than the main battery of a portable system. #### I<sup>2</sup>C Bus Format The I $^2$ C bus format is shown in Figure 21. The START signal, the transition of SDA from HIGH to LOW while SCL is HIGH is generated, alerting all devices on the bus that a device address is being written to the bus. The 7-bit device address is written to the bus, most significant bit (MSB) first followed by the R/W bit, R/W = 0 indicates the master is writing to the slave device, R/W = 1 indicates the master wants to read data from the slave device. Set R/W = 0; the LMV1090 is a WRITE-ONLY device and will not respond to the R/W = 1. The data is latched in on the rising edge of the clock. Each address bit must be stable while SCL is HIGH. After the last address bit is transmitted, the mater device release SDA, during which time, an acknowledge clock pulse is generated by the slave device. If the LMV1090 receives the correct address, the device pulls the SDA line low, generating an acknowledge bit (ACK) Once the master device registers the ACK bit, the 8-bit register data word is sent. Each data bit should be stable while SCL is HIGH. After the 8-bit register data word is sent, the LMV1090 sends another ACK bit. Following the acknowledgement of the last register data word, the master issues a STOP bit, allowing SDA to go high while SCL is high. Figure 19. I<sup>2</sup>C Timing Diagram \*The data line is bi-directional (open drain) Figure 20. I<sup>2</sup>C Start Stop Conditions Figure 21. Start and Stop Diagram ## **Table 1. Chip Address** | | B7 | В6 | B5 | В4 | В3 | B2 | B1 | B0/W | |--------------|----|----|----|----|----|----|----|------| | Chip Address | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | ## Table 2. I<sup>2</sup>C Register Description | Address<br>B[7] | Reg. | Bits | Description Default | | | | |-----------------|------|--------|--------------------------|---------------------------------------|------------|--| | | | Gain s | etting for the pre ampli | fier from 6dB up to 36dB in 2dB steps | <u>, 1</u> | | | | | | 0000 | 6dB | | | | | | | 0001 | 8dB | | | | | | | 0010 | 10dB | | | | | | | 0011 | 12dB | | | | | | | 0100 | 14dB | | | | | | | 0101 | 16dB | | | | | | | 0110 | 18dB | | | | | | [2.0] | 0111 | 20dB | 0000 | | | | | [3:0] | 1000 | 22dB | 0000 | | | | | | 1001 | 24dB | | | | | | | 1010 | 26dB | | | | | | | 1011 | 28dB | | | | 0 | Α | | 1100 | 30dB | | | | | | | 1101 | 32dB | | | | | | | 1110 | 34dB | | | | | | | 1111 | 36dB | | | | | | Gain s | etting for the post amp | lifier from 6dB to 18dB in 3dB steps | · | | | | | | 000 | 6dB | | | | | | | 001 | 9dB | | | | | | | 010 | 12dB | | | | | | | 011 | 15dB | | | | | | [6:4] | 100 | 18dB | 000 | | | | | | 101 | 18dB | | | | | | | 110 | 18dB | | | | | | | 111 | 18dB | | | | | | | 111 | 18dB | | | #### Table 2. I<sup>2</sup>C Register Description (continued) | Address<br>B[7] | Reg. | Bits | | Description Description | | | | | |-----------------|------|-------|---------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------|----|-----------------------------------|----| | | | [1:0] | B[0] = mute m<br>( 0 = microphe | 00 | | | | | | | | | [3:2] | Mic enable bit (1 = enable), | Mic enable bits, B[3] = enable Mic 2, B[2] = enable Mic 1 (1 = enable), B3 and B2 both 0 = disable Mic 1 and Mic 2 | | | | | | | | | Mic select bits | | | | | | 1 | В | | 00 | Noise cancelling mode | | | | | | | | | | | [5.4] | 01 | Only Mic 1 enabled (pass through) | 00 | | | | [5:4] | 10 | Only Mic 2 enabled (pass through) | 00 | | | | | | | | 11 | Mic 1 + Mic 2 | | | | | | | | [6] | Not Used | | | | | | ### **Microphone Placement** Because the LMV1090 is a microphone array Far Field Noise Reduction solution, proper microphone placement is critical for optimum performance. Two things need to be considered: The spacing between the two microphones and the position of the two microphones relative to near field source If the spacing between the two microphones is too small near field speech will be canceled along with the far field noise. Conversely, if the spacing between the two microphones is large, the far field noise reduction performance will be degraded. The optimum spacing between Mic 1 and Mic 2 is 1.5-2.5cm. This range provides a balance of minimal near field speech loss and maximum far field noise reduction. The microphones should be in line with the desired sound source 'near speech' and configured in an endfire array (see Figure 23) orientation from the sound source. If the 'near speech' (desired sound source) is equidistant to the source like a broadside array (see Figure 22) the result will be a great deal of near field speech loss. Figure 22. Broadside Array (WRONG) Figure 23. Endfire Array (CORRECT) Submit Documentation Feedback Product Folder Links: LMV1090 ### Low-Pass Filter At The Output At the output of the LMV1090 there is a provision to create a 1<sup>st</sup> order low-pass filter (only enabled in 'Noise Cancelling' mode). This low-pass filter can be used to compensate for the change in frequency response that results from the noise cancellation process. The change in frequency response resembles a first-order high-pass filter, and for many of the applications it can be compensated by a first-order low-pass filter with cutoff frequency between 1.5kHz and 2.5kHz. The transfer function of the low-pass filter is derived as: $$H(s) = \frac{\text{Post Amplifier gain}}{\text{sR}_f C_f + 1}$$ (2) This low-pass filter is created by connecting a capacitor between the LPF pin and the OUT pin of the LMV1090. The value of this capacitor also depends on the selected output gain. For different gains the feedback resistance in the low-pass filter network changes as shown in Table 3. This will result in the following values for a cutoff frequency of 2000 Hz: Post Amplifier Gain Setting (dB) $R_f(k\Omega)$ C<sub>f</sub> (nF) 20 3.9 6 9 29 2.7 12 40 2.0 15 57 1.3 80 1.0 18 Table 3. Low-Pass Filter Capacitor For 2kHz ### **A-Weighted Filter** The human ear is sensitive for acoustic signals within a frequency range from about 20Hz to 20kHz. Within this range the sensitivity of the human ear is not equal for each frequency. To approach the hearing response, weighting filters are introduced. One of those filters is the A-weighted filter. The A-weighted filter is used in signal to noise measurements, where the wanted audio signal is compared to device noise and distortion. The use of this filter improves the correlation of the measured values to the way these ratios are perceived by the human ear. Figure 24. A-Weighted Filter #### Measuring Noise and SNR The overall noise of the LMV1090 is measured within the frequency band from 10Hz to 22kHz using an A-weighted filter. The Mic+ and Mic- inputs of the LMV1090 are AC shorted between the input capacitors, see Figure 25. Figure 25. Noise Measurement Setup For the signal to noise ratio (SNR) the signal level at the output is measured with a 1kHz input signal of $18mV_{P-P}$ using an A-weighted filter. This voltage represents the output voltage of a typical electret condenser microphone at a sound pressure level of 94dB SPL, which is the standard level for these measurements. The LMV1090 is programmed for 26dB of total gain (20dB preamplifier and 6dB postamplifier) with only Mic1 or Mic2 used. (See also $I^2C$ Compatible Interface). The input signal is applied differentially between the Mic+ and Mic-. Because the part is in Pass Through mode the low-pass filter at the output of the LMV1090 is disabled. # **Table 4. Revision History** | Rev | Date | Description | | | |------|----------|------------------------------------------------------------------------|--|--| | 1.0 | 07/01/09 | Initial released. | | | | 1.01 | 07/10/09 | Deleted the Limit values (on Zin) from both the 3.3V and 5V EC tables. | | | | 1.02 | 07/30/09 | Edited the package dimensions (X1, X2, and X3). | | | | 1.03 | 09/02/09 | Deleted the "Measurement Setup" paragraph. | | | | 1.04 | 10/12/09 | Text edits. | | | | 1.05 | 10/15/09 | Deleted the input limits on Zin (both from the 3.3V and 5.0V). | | | | 1.06 | 10/29/09 | Text edits. | | | | 1.07 | 07/02/10 | Edited curves 30083357 and 30083358. | | | | 1 | 05/02/13 | Changed layout of National Data Sheet to TI format | | | Submit Documentation Feedback # **PACKAGE OPTION ADDENDUM** 10-Dec-2020 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | LMV1090TL/NOPB | NRND | DSBGA | YZR | 16 | 250 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | ZA3 | | | LMV1090TLX/NOPB | NRND | DSBGA | YZR | 16 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | ZA3 | | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 31-Aug-2023 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMV1090TL/NOPB | DSBGA | YZR | 16 | 250 | 178.0 | 8.4 | 2.08 | 2.08 | 0.76 | 4.0 | 8.0 | Q1 | | LMV1090TLX/NOPB | DSBGA | YZR | 16 | 3000 | 178.0 | 8.4 | 2.08 | 2.08 | 0.76 | 4.0 | 8.0 | Q1 | www.ti.com 31-Aug-2023 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | LMV1090TL/NOPB | DSBGA | YZR | 16 | 250 | 208.0 | 191.0 | 35.0 | | LMV1090TLX/NOPB | DSBGA | YZR | 16 | 3000 | 208.0 | 191.0 | 35.0 | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. B. This drawing is subject to change without notice. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated