

# LM4910 Boomer® Audio Power Amplifier Series Output Capacitor-less Stereo 35mW Headphone Amplifier

Check for Samples: LM4910

#### **FEATURES**

- Eliminates headphone amplifier output coupling capacitors
- Eliminates half-supply bypass capacitor
- Advanced pop & click circuitry eliminates noises during turn-on and turn-off
- Ultra-low current shutdown mode
- Unity-gain stable
- 2.2V 5.5V operation

 Available in space-saving MSOP, LLP, and SOIC packages

#### **APPLICATIONS**

- Mobile Phones
- PDAs
- Portable electronics devices
- Portable MP3 players

## **DESCRIPTION**

The LM4910 is an audio power amplifier primarily designed for headphone applications in portable device applications. It is capable of delivering 35mW of continuous average power to a  $32\Omega$  load with less than 1% distortion (THD+N) from a  $3.3V_{DC}$  power supply.

The LM4910 utilizes a new circuit topology that eliminates output coupling capacitors and half-supply bypass capacitors. The LM4910 contains advanced pop & click circuitry which eliminates noises caused by transients that would otherwise occur during turn-on and turn-off.

Boomer audio power amplifiers were designed specifically to provide high quality output power with a minimal amount of external components. Since the LM4910 does not require any output coupling capacitors, half-supply bypass capacitors, or bootstrap capacitors, it is ideally suited for low-power portable applications where minimal space and power consumption are primary requirements.

The LM4910 features a low-power consumption shutdown mode, activated by driving the shutdown pin with logic low. Additionally, the LM4910 features an internal thermal shutdown protection mechanism. The LM4910 is also unity-gain stable and can be configured by external gain-setting resistors.

#### **Table 1. Key Specifications**

|                                                                         | VALUE | UNIT     |
|-------------------------------------------------------------------------|-------|----------|
| PSRR at f = 217Hz                                                       | 65    | dB (typ) |
| Power Output at $V_{DD} = 3.3V$ , $R_L = 32\Omega$ , and THD $\leq 1\%$ | 35    | mW (typ) |
| Shutdown Current                                                        | 0.1   | μA (typ) |

STA .

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# **Typical Application**



Figure 1. Typical Audio Amplifier Application Circuit

# **Connection Diagram**



Figure 2. MSOP/SO Package Top View



Figure 3. MSOP Marking Top View G - Boomer Family C2 - LM4910MM



Figure 4. SO Marking Top View TT - Die Traceability
Bottom 2 lines - Part Number





Figure 5. LLP Package Top View



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# Absolute Maximum Ratings (1)

| 6.0V                            |  |  |
|---------------------------------|--|--|
| −65°C to +150°C                 |  |  |
| -0.3V to V <sub>DD</sub> + 0.3V |  |  |
| Internally Limited              |  |  |
| 10kV                            |  |  |
| 2000V                           |  |  |
| 200V                            |  |  |
| 150°C                           |  |  |
|                                 |  |  |
| 56°C/W                          |  |  |
| 190°C/W                         |  |  |
| 35°C/W                          |  |  |
| 150°C/W                         |  |  |
| 57°C/W                          |  |  |
| 140°C/W                         |  |  |
|                                 |  |  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional but do not guarantee specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which guarantee specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not guaranteed for parameters where no limit is given, however, the typical value is a good indication of device performance.
- (2) If the product is in shutdown mode and V<sub>DD</sub> exceeds 6V (to a max of 8V V<sub>DD</sub>) then most of the excess current will flow through the ESD protection circuits. If the source impedance limits the current to a max of 10ma then the part will be protected. If the part is enabled when V<sub>DD</sub> is above 6V circuit performance will be curtailed or the part may be permanently damaged.
- (3) The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>JMAX</sub>, θ<sub>JA</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable power dissipation is P<sub>DMAX</sub> = (T<sub>JMAX</sub> T<sub>A</sub>)/θ<sub>JA</sub> or the number given in Absolute Maximum Ratings, whichever is lower. For the LM4910, see power derating currents for more information.
- (4) Human body model, 100pF discharged through a 1.5k $\Omega$  resistor, Pin 6 to ground.
- (5) Human body model, 100pF discharged through a 1.5kΩ resistor.
- (6) Machine Model, 220pF-240pF discharged through all pins.

# **Operating Ratings**

| Temperature Range                 |                               |
|-----------------------------------|-------------------------------|
| $T_{MIN} \le T_A \le T_{MAX}$     | -40°C ≤ T <sub>A</sub> ≤ 85°C |
| Supply Voltage (V <sub>DD</sub> ) | 2.2V ≤ V <sub>CC</sub> ≤ 5.5V |

Product Folder Links: LM4910



# Electrical Characteristics $V_{DD} = 3.3V^{(1)}$ (2)

The following specifications apply for  $V_{DD} = 3.3V$ ,  $A_V = 1$ , and  $32\Omega$  load unless otherwise specified. Limits apply to  $T_A = 25^{\circ}C$ .

| Symbol          | Parameter                         | Conditions                                                                         | LM4                                   | Units            |          |
|-----------------|-----------------------------------|------------------------------------------------------------------------------------|---------------------------------------|------------------|----------|
|                 |                                   |                                                                                    | <b>Typ</b> (3)                        | Limit<br>(4) (5) | (Limits) |
| I <sub>DD</sub> | Quiescent Power Supply Current    | V <sub>IN</sub> = 0V, 32Ω Load                                                     | 3.5                                   | 6                | mA (max) |
| I <sub>SD</sub> | Standby Current                   | V <sub>SHUTDOWN</sub> = GND                                                        | 0.1                                   | 1.0              | μA (max) |
| Vos             | Output Offset Voltage             |                                                                                    | 5                                     | 30               | mV (max) |
| Po              | Output Power                      | THD = 1% (max); f = 1kHz                                                           | 35                                    | 30               | mW (min) |
| THD+N           | Total Harmonic Distortion + Noise | $P_O = 30 \text{mW}_{\text{rms}}$ ; $f = 1 \text{kHz}$                             | 0.3                                   |                  | %        |
| PSRR            | Power Supply Rejection Ratio      | $V_{RIPPLE}$ = 200m $V_{p-p}$ sinewave Input terminated with 10 $\Omega$ to ground | 65 (f =<br>217Hz)<br>65 (f =<br>1kHz) |                  | dB       |
| V <sub>IH</sub> | Shutdown Input Voltage High       |                                                                                    |                                       | 1.5              | V (min)  |
| V <sub>IL</sub> | Shutdown Input Voltage Low        |                                                                                    |                                       | 0.4              | V (max)  |

- (1) All voltages are measured with respect to the GND pin unless otherwise specified.
- (2) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional but do not guarantee specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which guarantee specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not guaranteed for parameters where no limit is given, however, the typical value is a good indication of device performance.
- (3) Typicals are measured at 25°C and represent the parametric norm.
- (4) Limits are guaranteed to National's AOQL (Average Outgoing Quality Level).
- (5) Datasheet min/max specification limits are guaranteed by design, test, or statistical analysis.



# Electrical Characteristics $V_{DD} = 3V^{(1)}$ (2)

The following specifications apply for  $V_{DD} = 3V$ ,  $A_V = 1$ , and  $32\Omega$  load unless otherwise specified. Limits apply to  $T_A = 25$ °C.

| Symbol          | Parameter                         | Conditions                                                                         | LM4                                    | LM4910           |          |  |
|-----------------|-----------------------------------|------------------------------------------------------------------------------------|----------------------------------------|------------------|----------|--|
|                 |                                   |                                                                                    | <b>Тур</b><br>(3)                      | Limit<br>(4) (5) | (Limits) |  |
| I <sub>DD</sub> | Quiescent Power Supply Current    | V <sub>IN</sub> = 0V, 32Ω Load                                                     | 3.3                                    | 6                | mA (max) |  |
| I <sub>SD</sub> | Standby Current                   | V <sub>SHUTDOWN</sub> = GND                                                        | 0.1                                    | 1.0              | μA (max) |  |
| V <sub>OS</sub> | Output Offset Voltage             |                                                                                    | 5                                      | 30               | mV (max) |  |
| Po              | Output Power                      | THD = 1% (max); f = 1kHz                                                           | 30                                     | 25               | mW (min) |  |
| THD+N           | Total Harmonic Distortion + Noise | $P_O = 25 \text{mW}_{\text{rms}}$ ; $f = 1 \text{kHz}$                             | 0.3                                    |                  | %        |  |
| PSRR            | Power Supply Rejection Ratio      | $V_{RIPPLE}$ = 200m $V_{p-p}$ sinewave Input terminated with 10 $\Omega$ to ground | 65 (f = 217<br>Hz)<br>65 (f =<br>1kHz) |                  | dB       |  |
| V <sub>IH</sub> | Shutdown Input Voltage High       |                                                                                    |                                        | 1.5              | V (min)  |  |
| V <sub>IL</sub> | Shutdown Input Voltage Low        |                                                                                    |                                        | 0.4              | V (max)  |  |

- (1) All voltages are measured with respect to the GND pin unless otherwise specified.
- (2) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional but do not guarantee specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which guarantee specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not guaranteed for parameters where no limit is given, however, the typical value is a good indication of device performance.
- (3) Typicals are measured at 25°C and represent the parametric norm.
- (4) Limits are guaranteed to National's AOQL (Average Outgoing Quality Level).
- (5) Datasheet min/max specification limits are guaranteed by design, test, or statistical analysis.

Product Folder Links: LM4910



# Electrical Characteristics $V_{DD} = 2.6V^{(1)}$ (2)

The following specifications apply for  $V_{DD}$  = 2.6V,  $A_V$  = 1, and 32 $\Omega$  load unless otherwise specified. Limits apply to  $T_A$  = 25°C.

| Symbol          | Parameter                         | Conditions                                                                         | LM <sup>2</sup>                       | LM4910           |          |  |
|-----------------|-----------------------------------|------------------------------------------------------------------------------------|---------------------------------------|------------------|----------|--|
|                 |                                   |                                                                                    | <b>Тур</b>                            | Limit<br>(4) (5) | (Limits) |  |
| I <sub>DD</sub> | Quiescent Power Supply Current    | V <sub>IN</sub> = 0V, 32Ω Load                                                     | 3.0                                   |                  | mA (max) |  |
| I <sub>SD</sub> | Standby Current                   | V <sub>SHUTDOWN</sub> = GND                                                        | 0.1                                   |                  | μA (max) |  |
| V <sub>OS</sub> | Output Offset Voltage             |                                                                                    | 5                                     |                  | mV (max) |  |
| Po              | Output Power                      | THD = 1% (max); f = 1kHz                                                           | 13                                    |                  | mW       |  |
| THD+N           | Total Harmonic Distortion + Noise | $P_O = 10 \text{mW}_{\text{rms}}$ ; $f = 1 \text{kHz}$                             | 0.3                                   |                  | %        |  |
| PSRR            | Power Supply Rejection Ratio      | $V_{RIPPLE}$ = 200m $V_{p-p}$ sinewave Input terminated with 10 $\Omega$ to ground | 55 (f =<br>217Hz)<br>55 (f =<br>1kHz) |                  | dB       |  |

- (1) All voltages are measured with respect to the GND pin unless otherwise specified.
- (2) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional but do not guarantee specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which guarantee specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not guaranteed for parameters where no limit is given, however, the typical value is a good indication of device performance.
- (3) Typicals are measured at 25°C and represent the parametric norm.
- (4) Limits are guaranteed to National's AOQL (Average Outgoing Quality Level).
- (5) Datasheet min/max specification limits are guaranteed by design, test, or statistical analysis.

# **External Components Description**

#### (Figure 1)

| Comp | onents         | Functional Description                                                                                                                                                                                                                                                                              |
|------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.   | R <sub>I</sub> | Inverting input resistance which sets the closed-loop gain in conjunction with $R_f$ . This resistor also forms a high-pass filter with $C_i$ at $f_c = 1/(2\pi R_i C_i)$ .                                                                                                                         |
| 2.   | C <sub>I</sub> | Input coupling capacitor which blocks the DC voltage at the amplifier's input terminals. Also creates a high-pass filter with $R_i$ at $f_c = 1/(2\pi R_i C_i)$ . Refer to the section <b>Proper Selection of External Components</b> , for an explanation of how to determine the value of $C_i$ . |
| 3.   | R <sub>f</sub> | Feedback resistance which sets the closed-loop gain in conjunction with R <sub>i</sub> .                                                                                                                                                                                                            |
| 4.   | Cs             | Supply bypass capacitor which provides power supply filtering. Refer to the <b>Power Supply Bypassing</b> section for information concerning proper placement and selection of the supply bypass capacitor.                                                                                         |

Product Folder Links: LM4910



# **Typical Performance Characteristics**

















# **Typical Performance Characteristics (continued)**



















# **Typical Performance Characteristics (continued)**



#### 

0

5 10 15 20 25 30 35 40 45 50















## Typical Performance Characteristics (continued)









# **Application Information**

#### **ELIMINATING OUTPUT COUPLING CAPACITORS**

Typical single-supply audio amplifiers that drive single-ended (SE) headphones use a coupling capacitor on each SE output. This output coupling capacitor blocks the half-supply voltage to which the output amplifiers are typically biased and couples the audio signal to the headphones. The signal return to circuit ground is through the headphone jack's sleeve.

The LM4910 eliminates these output coupling capacitors. Amp3 is internally configured to apply a bandgap referenced voltage ( $V_{REF} = 1.58V$ ) to a stereo headphone jack's sleeve. This voltage matches the quiescent voltage present on the Amp1 and Amp2 outputs that drive the headphones. The headphones operate in a manner similar to a bridge-tied-load (BTL). The same DC voltage is applied to both headphone speaker terminals. This results in no net DC current flow through the speaker. AC current flows through a headphone speaker as an audio signal's output amplitude increases on the speaker's terminal.

The headphone jack's sleeve is not connected to circuit ground. Using the headphone output jack as a line-level output will place the LM4910's bandgap referenced voltage on a plug's sleeve connection. This presents no difficulty when the external equipment uses capacitively coupled inputs. For the very small minority of equipment that is DC-coupled, the LM4910 monitors the current supplied by the amplifier that drives the headphone jack's sleeve. If this current exceeds  $500 \text{mA}_{PK}$ , the amplifier is shutdown, protecting the LM4910 and the external equipment.

#### **ELIMINATING THE HALF-SUPPLY BYPASS CAPACITOR**

Typical single-supply audio amplifers are normally biased to  $1/2V_{DD}$  in order to maximize the output swing of the audio signal. This is usually achieved with a simple resistor divider network from  $V_{DD}$  to ground that provides the proper bias voltage to the amplifier. However, this scheme requires the use of a half-supply bypass capacitor to improve the bias voltage's stability and the amplifier's PSRR performance.

The LM4910 utilizes an internally generated, buffered bandgap reference voltage as the amplifier's bias voltage. This bandgap reference voltage is not a direct function of  $V_{DD}$  and therefore is less susceptible to noise or ripple on the power supply line. This allows for the LM4910 to have a stable bias voltage and excellent PSRR performance even without a half-supply bypass capacitor.



#### **OUTPUT TRANSIENT ('CLICK AND POPS') ELIMINATED**

The LM4910 contains advanced circuitry that virtually eliminates output transients ('clicks and pops'). This circuitry prevents all traces of transients when the supply voltage is first applied or when the part resumes operation after coming out of shutdown mode. The LM4910 remains in a muted condition until there is sufficient input signal magnitude (>5mV<sub>RMS</sub>, typ) to mask any remaining transient that may occur. Figure 2 shows the LM4910's lack of transients in the differential signal (Trace B) across a 320 load. The LM4910's active-low SHUTDOWN pin is driven by the logic signal shown in Trace A. Trace C is the  $V_{O1}$  output signal and Trace D is the  $V_{O3}$  output signal.

To ensure optimal click and pop performance under low gain configurations (less than 0dB), it is critical to minimize the RC combination of the feedback resistor  $R_F$  and stray input capacitance at the amplifier inputs. A more reliable way to lower gain or reduce power delivered to the load is to place a current limiting resistor in series with the load as explained in the **Minimizing Output Noise / Reducing Output Power** section.



#### **AMPLIFIER CONFIGURATION EXPLANATION**

As shown in Figure 1, the LM4910 has three operational amplifiers internally. Two of the amplifier's have externally configurable gain while the other amplifier is internally fixed at the bias point acting as a unity-gain buffer. The closed-loop gain of the two configurable amplifiers is set by selecting the ratio of  $R_f$  to  $R_i$ . Consequently, the gain for each channel of the IC is

$$A_{V} = -(R_{t}/R_{i}) \tag{1}$$

By driving the loads through outputs  $V_{O1}$  and  $V_{O2}$  with  $V_{O3}$  acting as a buffered bias voltage the LM4910 does not require output coupling capacitors. The typical single-ended amplifier configuration where one side of the load is connected to ground requires large, expensive output coupling capacitors.

A configuration such as the one used in the LM4910 has a major advantage over single supply, single-ended amplifiers. Since the outputs  $V_{O1}$ ,  $V_{O2}$ , and  $V_{O3}$  are all biased at  $V_{REF}$  = 1.58V, no net DC voltage exists across each load. This eliminates the need for output coupling capacitors that are required in a single-supply, single-ended amplifier configuration. Without output coupling capacitors in a typical single-supply, single-ended amplifier, the bias voltage is placed across the load resulting in both increased internal IC power dissipation and possible loudspeaker damage.

#### **POWER DISSIPATION**

Power dissipation is a major concern when designing a successful amplifier. A direct consequence of the increased power delivered to the load by a bridge amplifier is an increase in internal power dissipation. The maximum power dissipation for a given application can be derived from the power dissipation graphs or from Equation 1.

$$P_{DMAX} = 4(V_{DD})^{2} / (\pi^{2}R_{L})$$
 (2)

It is critical that the maximum junction temperature  $T_{JMAX}$  of 150°C is not exceeded. Since the typical application is for headphone operation (32 $\Omega$  impedance) using a 3.3V supply the maximum power dissipation is only 138mW. Therefore, power dissipation is not a major concern.

Copyright © 2004–2007, Texas Instruments Incorporated



#### POWER SUPPLY BYPASSING

As with any amplifier, proper supply bypassing is important for low noise performance and high power supply rejection. The capacitor location on the power supply pins should be as close to the device as possible.

Typical applications employ a 3.3V regulator with  $10\mu\text{F}$  tantalum or electrolytic capacitor and a ceramic bypass capacitor which aid in supply stability. This does not eliminate the need for bypassing the supply nodes of the LM4910. A bypass capacitor value in the range of  $0.1\mu\text{F}$  to  $1\mu\text{F}$  is recommended for  $C_S$ .

#### MICRO POWER SHUTDOWN

The voltage applied to the SHUTDOWN pin controls the LM4910's shutdown function. Activate micro-power shutdown by applying a logic-low voltage to the SHUTDOWN pin. When active, the LM4910's micro-power shutdown feature turns off the amplifier's bias circuitry, reducing the supply current. The trigger point is 0.4V(max) for a logic-low level, and 1.5V(min) for a logic-high level. The low 0.1µA(typ) shutdown current is achieved by applying a voltage that is as near as ground as possible to the SHUTDOWN pin. A voltage that is higher than ground may increase the shutdown current.

There are a few ways to control the micro-power shutdown. These include using a single-pole, single-throw switch, a microprocessor, or a microcontroller. When using a switch, connect an external  $100k\Omega$  pull-up resistor between the SHUTDOWN pin and  $V_{DD}$ . Connect the switch between the SHUTDOWN pin and ground. Select normal amplifier operation by opening the switch. Closing the switch connects the SHUTDOWN pin to ground, activating micro-power shutdown. The switch and resistor guarantee that the SHUTDOWN pin will not float. This prevents unwanted state changes. In a system with a microprocessor or microcontroller, use a digital output to apply the control voltage to the SHUTDOWN pin. Driving the SHUTDOWN pin with active circuitry eliminates the pull-up resistor.

#### **SELECTING EXTERNAL COMPONENTS**

Selecting proper external components in applications using integrated power amplifiers is critical to optimize device and system performance. While the LM4910 is tolerant of external component combinations, consideration to component values must be used to maximize overall system quality.

The LM4910 is unity-gain stable which gives the designer maximum system flexibility. The LM4910 should be used in low gain configurations to minimize THD+N values, and maximize the signal to noise ratio. Low gain configurations require large input signals to obtain a given output power. Input signals equal to or greater than  $1V_{rms}$  are available from sources such as audio codecs. Very large values should not be used for the gain-setting resistors. Values for  $R_i$  and  $R_f$  should be less than  $1M\Omega$ . Please refer to the section, **Audio Power Amplifier Design**, for a more complete explanation of proper gain selection

Besides gain, one of the major considerations is the closed-loop bandwidth of the amplifier. To a large extent, the bandwidth is dictated by the choice of external components shown in Figure 1. The input coupling capacitor, C<sub>i</sub>, forms a first order high pass filter which limits low frequency response. This value should be chosen based on needed frequency response and turn-on time.

#### **SELECTION OF INPUT CAPACITOR SIZE**

Amplifying the lowest audio frequencies requires a high value input coupling capacitor,  $C_i$ . A high value capacitor can be expensive and may compromise space efficiency in portable designs. In many cases, however, the headphones used in portable systems have little ability to reproduce signals below 60Hz. Applications using headphones with this limited frequency response reap little improvement by using a high value input capacitor.

In addition to system cost and size, turn-on time is affected by the size of the input coupling capacitor Ci. A larger input coupling capacitor requires more charge to reach its quiescent DC voltage. This charge comes from the output via the feedback Thus, by minimizing the capacitor size based on necessary low frequency response, turn-on time can be minimized. A small value of Ci (in the range of 0.1µF to 0.39µF), is recommended.

Product Folder Links: LM4910



#### **USING EXTERNAL POWERED SPEAKERS**

The LM4910 is designed specifically for headphone operation. Often the headphone output of a device will be used to drive external powered speakers. The LM4910 has a differential output to eliminate the output coupling capacitors. The result is a headphone jack sleeve that is connected to  $V_{\rm O3}$  instead of GND. For powered speakers that are designed to have single-ended signals at the input, the click and pop circuitry will not be able to eliminate the turn-on/turn-off click and pop. Unless the inputs to the powered speakers are fully differential the turn-on/turn-off click and pop will be very large.

#### **AUDIO POWER AMPLIFIER DESIGN**

#### A 30mW/32Ω Audio Amplifier

| Given:          |         |
|-----------------|---------|
| Power Output    | 30mWrms |
| Load Impedance  | 32Ω     |
| Input Level     | 1Vrms   |
| Input Impedance | 20kΩ    |

A designer must first determine the minimum supply rail to obtain the specified output power. By extrapolating from the Output Power vs Supply Voltage graphs in the **Typical Performance Characteristics** section, the supply rail can be easily found.

Since 3.3V is a standard supply voltage in most applications, it is chosen for the supply rail in this example. Extra supply voltage creates headroom that allows the LM4910 to reproduce peaks in excess of 30mW without producing audible distortion. At this time, the designer must make sure that the power supply choice along with the output impedance does no violate the conditions explained in the **Power Dissipation** section.

Once the power dissipation equations have been addressed, the required differential gain can be determined from Equation 2.

$$A_{V} \ge \sqrt{(P_{0}R_{L})}/(V_{IN}) = V_{orms}/V_{inrms}$$
(3)

From Equation 2, the minimum  $A_V$  is 0.98; use  $A_V$  = 1. Since the desired input impedance is  $20k\Omega$ , and with  $A_V$  equal to 1, a ratio of 1:1 results from Equation 1 for  $R_f$  to  $R_i$ . The values are chosen with  $R_i$  =  $20k\Omega$  and  $R_f$  =  $20k\Omega$ .

The last step in this design example is setting the amplifier's -3dB frequency bandwidth. To achieve the desired  $\pm 0.25dB$  pass band magnitude variation limit, the low frequency response must extend to at least one-fifth the lower bandwidth limit and the high frequency response must extend to at least five times the upper bandwidth limit. The gain variation for both response limits is 0.17dB, well within the  $\pm 0.25dB$  desired limit. The results are an

$$f_{L} = 100Hz/5 = 20Hz \tag{4}$$

and an

$$f_{H} = 20kHz \times 5 = 100kHz$$
 (5)

As mentioned in the **Selecting Proper External Components** section,  $R_i$  and  $C_i$  create a highpass filter that sets the amplifier's lower bandpass frequency limit. Find the coupling capacitor's value using Equation (3).

$$C_i \ge 1/(2\pi R_i f_L) \tag{6}$$

The result is



$$1/(2\pi^*20k\Omega^*20Hz) = 0.397\mu F$$

(7)

Use a 0.39µF capacitor, the closest standard value.

The high frequency pole is determined by the product of the desired frequency pole,  $f_H$ , and the differential gain,  $A_V$ . With an  $A_V = 1$  and  $f_H = 100 \text{kHz}$ , the resulting GBWP = 100 kHz which is much smaller than the LM4910 GBWP of 11MHz. This figure displays that if a designer has a need to design an amplifier with higher differential gain, the LM4910 can still be used without running into bandwidth limitations.

#### MINIMIZING OUTPUT NOISE / REDUCING OUTPUT POWER



Figure 6.

Output noise delivered to the load can be minimized with the use of an external resistor,  $R_{\text{SERIES}}$ , placed in series with each load as shown in Figure 6.  $R_{\text{SERIES}}$  forms a voltage divider with the impedance of the headphone driver  $R_L$ . As a result, output noise is attenuated by the factor  $R_L$  / ( $R_L$  +  $R_{\text{SERIES}}$ ). Figure 7 illustrates the relationship between output noise and  $R_{\text{SERIES}}$  for different loads.  $R_{\text{SERIES}}$  also decreases output power delivered to the load by the factor  $R_L$  / ( $R_L$  +  $R_{\text{SERIES}}$ ). However, this may not pose a problem since most headphone applications require less than 10mW of output power. Figure 9 illustrates output power (@1% THD+N) vs  $R_{\text{SERIES}}$  for different loads.

Figure 7 shows an optional resistor connected between the amplifier output that drives the headphone jack sleeve and ground. This resistor provides a ground path that supressed power supply hum. This hum may occur in applications such as notebook computers in a shutdown condition and connected to an external powered speaker. The resistor's  $100\Omega$  value is a suggested starting point. Its final value must be determined based on the tradeoff between the amount of noise suppression that may be needed and minimizing the additional current drawn by the resistor (25mA for a  $100\Omega$  resistor and a 5V supply).

#### **ESD PROTECTION**

As stated in the Absolute Maximum Ratings, pin 6 ( $V_0$ 3) on the LM4910 has a maximum ESD susceptibility rating of 10kV. For higher ESD voltages, the addition of a PCDN042 dual transil (from California Micro Devices), as shown in Figure 7, will provide additional protection.





Figure 7. The PCDN042 provides additional ESD protection beyond the 10kV shown in the Absolute Maximum Ratings for the  $V_o3$  output

Figure 8. Output Noise vs R<sub>SERIES</sub>



Figure 9.

Figure 10. Output Power vs R<sub>SERIES</sub>



Figure 11.

Copyright © 2004–2007, Texas Instruments Incorporated



#### **HIGHER GAIN AUDIO AMPLIFIER**



The LM4910 is unity-gain stable and requires no external components besides gain-setting resistors, input coupling capacitors, and proper supply bypassing in the typical application. However, if a very large closed-loop differential gain is required, a feedback capacitor ( $C_f$ ) may be needed as shown in Figure 11 to bandwidth limit the amplifier. This feedback capacitor creates a low pass filter that eliminates possible high frequency oscillations. Care should be taken when calculating the -3dB frequency in that an incorrect combination of  $R_f$  and  $R_f$  will cause frequency response roll off before 20kHz. A typical combination of feedback resistor and capacitor that will not produce audio band high frequency roll off is  $R_f = 20k\Omega$  and  $R_f = 25pF$ . These components result in a -3dB point of approximately 320kHz.

#### REFERENCE DESIGN BOARD and LAYOUT GUIDELINES MSOP & SO BOARDS



(Note: R<sub>PU</sub>2 is not required. It is used for test measurement purposes only.)



#### LM4910 SO DEMO BOARD ARTWORK

Figure 12. Composite View



Figure 13. Silk Screen





Figure 14. Top Layer



Figure 15. Bottom Layer





#### LM4910 MSOP DEMO BOARD ARTWORK





Figure 17. Silk Screen



Copyright © 2004–2007, Texas Instruments Incorporated



Figure 18. Top Layer



Figure 19. Bottom Layer





#### LM4910 LLP DEMO BOARD ARTWORK





Figure 21. Silk Screen



Copyright © 2004–2007, Texas Instruments Incorporated



Figure 22. Top Layer



Figure 23. Bottom Layer



## LM4910 Reference Design Boards Bill of Materials

| Part Description                        | Qty | Ref Designator |
|-----------------------------------------|-----|----------------|
| LM4910 Mono Reference Design Board      | 1   |                |
| LM4910 Audio AMP                        | 1   | U1             |
| Tantalum Cap 1µF 16V 10                 | 1   | Cs             |
| Ceramic Cap 0.39µF 50V Z50 20           | 2   | Ci             |
| Resistor 20kΩ 1/10W 5                   | 4   | Ri, Rf         |
| Resistor 100kΩ 1/10W 5                  | 1   | Rpu            |
| Jumper Header Vertical Mount 2X1, 0.100 | 1   | J1             |

#### **PCB LAYOUT GUIDELINES**

This section provides practical guidelines for mixed signal PCB layout that involves various digital/analog power and ground traces. Designers should note that these are only "rule-of-thumb" recommendations and the actual results will depend heavily on the final layout.



#### Minimization of THD

PCB trace impedance on the power, ground, and all output traces should be minimized to achieve optimal THD performance. Therefore, use PCB traces that are as wide as possible for these connections. As the gain of the amplifier is increased, the trace impedance will have an ever increasing adverse affect on THD performance. At unity-gain (0dB) the parasitic trace impedance effect on THD performance is reduced but still a negative factor in the THD performance of the LM4910 in a given application.

#### GENERAL MIXED SIGNAL LAYOUT RECOMMENDATION

#### Power and Ground Circuits

For two layer mixed signal design, it is important to isolate the digital power and ground trace paths from the analog power and ground trace paths. Star trace routing techniques (bringing individual traces back to a central point rather than daisy chaining traces together in a serial manner) can greatly enhance low level signal performance. Star trace routing refers to using individual traces to feed power and ground to each circuit or even device. This technique will require a greater amount of design time but will not increase the final price of the board. The only extra parts required may be some jumpers.

#### Single-Point Power / Ground Connections

The analog power traces should be connected to the digital traces through a single point (link). A "PI-filter" can be helpful in minimizing high frequency noise coupling between the analog and digital sections. Further, place digital and analog power traces over the corresponding digital and analog ground traces to minimize noise coupling.

#### Placement of Digital and Analog Components

All digital components and high-speed digital signal traces should be located as far away as possible from analog components and circuit traces.

#### Avoiding Typical Design / Layout Problems

Avoid ground loops or running digital and analog traces parallel to each other (side-by-side) on the same PCB layer. When traces must cross over each other do it at 90 degrees. Running digital and analog traces at 90 degrees to each other from the top to the bottom side as much as possible will minimize capacitive noise coupling and cross talk.

# **Revision History**

| Rev | Date     | Description                                    |
|-----|----------|------------------------------------------------|
| 1.0 | 7/12/05  | Released to the WEB.                           |
| 1.1 | 01/16/07 | Deleted the phrase "patent pending" on page 1. |

Product Folder Links: LM4910



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| LM4910LQ/NOPB    | ACTIVE | WQFN         | NGP                | 8    | 1000           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 85    | GA4                     | Samples |
| LM4910MM/NOPB    | ACTIVE | VSSOP        | DGK                | 8    | 1000           | RoHS & Green | SN                            | Level-1-260C-UNLIM  | -40 to 85    | GC2                     | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM4910LQ/NOPB | WQFN            | NGP                | 8 | 1000 | 178.0                    | 12.4                     | 2.2        | 2.2        | 1.0        | 8.0        | 12.0      | Q1               |
| LM4910MM/NOPB | VSSOP           | DGK                | 8 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 9-Aug-2022



## \*All dimensions are nominal

|   | Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
|   | LM4910LQ/NOPB | WQFN         | NGP             | 8    | 1000 | 208.0       | 191.0      | 35.0        |
| ĺ | LM4910MM/NOPB | VSSOP        | DGK             | 8    | 1000 | 208.0       | 191.0      | 35.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.





## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated