CD74ACT14 SCHS319B - NOVEMBER 2002 - REVISED AUGUST 2023 # **CD74ACT14 Hex Schmitt-Trigger Inverter** #### 1 Features - Inputs are TTL-voltage compatible - Speed of bipolar F, AS, and S, with significantly reduced power consumption - Greater noise immunity than standard inverters - · Operates with much slower than standard input rise and fall slew rates - ± 24-ma output drive current - Fanout to 15 F devices - SCR-latchup-resistant CMOS process and circuit design #### 2 Description The CD74ACT14 contains six independent inverters. This device performs the Boolean function $Y = \overline{A}$ . #### **Package Information** | PART NUMBER | PACKAGE <sup>1</sup> | PACKAGE SIZE <sup>2</sup> | | | |-------------|----------------------|---------------------------|--|--| | CD74ACT14 | D (SOIC, 14) | 8.65 mm x 6 mm | | | | CD74ACT14 | N (PDIP, 14) | 19.3 mm x 9.4 mm | | | **Logic Diagram (Positive Logic)** ## **Table of Contents** | 1 Features1 | 7 Detailed Description7 | |---------------------------------------|------------------------------------------------------| | 2 Description1 | 7.1 Overview7 | | 3 Revision History2 | 7.2 Functional Block Diagram7 | | 4 Pin Configuration and Functions3 | 7.3 Device Functional Modes7 | | 5 Specifications4 | 8 Device and Documentation Support8 | | 5.1 Absolute Maximum Ratings4 | 8.1 Documentation Support (Analog)8 | | 5.2 ESD Ratings4 | 8.2 Receiving Notification of Documentation Updates8 | | 5.3 Recommended Operating Conditions4 | 8.3 Support Resources8 | | 5.4 Thermal Information4 | 8.4 Trademarks8 | | 5.5 Electrical Characteristics4 | 8.5 Electrostatic Discharge Caution8 | | 5.6 Switching Characteristics5 | 8.6 Glossary8 | | 5.7 Operating Characteristics5 | 9 Mechanical, Packaging, and Orderable Information9 | | 6 Parameter Measurement Information6 | | ## **3 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. ## Changes from Revision A (November 2004) to Revision B (August 2023) **Page** Added Package Information table, Pin Functions table, ESD Ratings table, Thermal Information table, Device Functional Modes, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section Submit Document Feedback # **4 Pin Configuration and Functions** Figure 4-1. CD74AC04 E or M Package (Top View) **Table 4-1. Pin Functions** | | PIN | | PIN I/O | | DESCRIPTION | |-----------------|-----|--------|---------------------|--|-------------| | NAME | NO. | - I/O | DESCRIPTION | | | | 1A | 1 | Input | Channel 1, Input A | | | | 1Y | 2 | Output | Channel 1, Output Y | | | | 2A | 3 | Input | Channel 2, Input A | | | | 2Y | 4 | Output | Channel 2, Output Y | | | | 3A | 5 | Input | Channel 3, Input A | | | | 3Y | 6 | Output | Channel 3, Output Y | | | | GND | 7 | _ | Ground | | | | 4Y | 8 | Output | Channel 4, Output Y | | | | 4A | 9 | Input | Channel 4, Input A | | | | 5Y | 10 | Output | Channel 5, Output Y | | | | 5A | 11 | Input | Channel 5, Input A | | | | 6Y | 12 | Output | Channel 6, Output Y | | | | 6A | 13 | Input | Channel 6, Input A | | | | V <sub>CC</sub> | 14 | _ | Positive Supply | | | # **5 Specifications** # 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) | | | | MIN MA | X UNIT | | |------------------------------|-------------------------------------------------|--------------------------------------|--------|--------|--| | V <sub>CC</sub> | Supply voltage | upply voltage | | | | | I <sub>IK</sub> <sup>1</sup> | Input clamp current | $(V_1 < 0 \text{ or } V_1 > V_{CC})$ | ±2 | .0 mA | | | I <sub>OK</sub> <sup>1</sup> | Output clamp current | $(V_O < 0 \text{ or } V_O > V_{CC})$ | ±: | mA | | | Io | Continuous output current | $(V_O = 0 \text{ to } V_{CC})$ | ±: | 0 mA | | | | Continuous current through V <sub>CC</sub> or G | ND | ±10 | 00 mA | | | T <sub>stg</sub> | Storage temperature | | -65 15 | 0 °C | | # 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-----------------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## **5.3 Recommended Operating Conditions** | | | TA = 2 | TA = 25°C | | - 55°C to 125°C | | - 40°C to 85°C | | |-----------------|------------------------------------|--------|-----------------|-----|-----------------|-----|-----------------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | V <sub>CC</sub> | Supply voltage | 4.5 | 5.5 | 4.5 | 5.5 | 4.5 | 5.5 | V | | VI | Input voltage | 0 | V <sub>CC</sub> | 0 | V <sub>CC</sub> | 0 | V <sub>CC</sub> | V | | Vo | Output voltage | 0 | V <sub>CC</sub> | 0 | V <sub>CC</sub> | 0 | V <sub>CC</sub> | V | | I <sub>OH</sub> | High-level output current | | -24 | | -24 | | -24 | mA | | I <sub>OL</sub> | Low-level output current | | 24 | | 24 | | 24 | mA | | ΤΔt/Δν | Input transition rise or fall rate | | 20 | | 20 | | 20 | °C | #### **5.4 Thermal Information** | | CD74 | | | |---------------------------------------------------------|---------|---------|------| | THERMAL METRIC <sup>(1)</sup> | E M | | UNIT | | | 14 PINS | 14 PINS | | | R <sub>θJA</sub> Junction-to-ambient thermal resistance | 80 | 86 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 5.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | $T_A = 25^{\circ}C$ | | 5°C | – 55°C TO | 125°C | - 40°C TO 85°C | | UNIT | | |-------------------------------------------------|-----------------|---------------------|-----|-----|-----------|-------|----------------|-----|------|--| | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | V <sub>T+</sub><br>Positive-going<br>threshold | | 5 V | 1.4 | 2 | 1.4 | 2 | 1.4 | 2 | V | | | V <sub>T</sub> -<br>Negative-going<br>threshold | | 5 V | 0.8 | 1.3 | 0.8 | 1.3 | 0.8 | 1.3 | V | | | | | 5 V | 0.4 | | 0.4 | | 0.4 | | V | | Submit Document Feedback www.ti.com over recommended operating free-air temperature range (unless otherwise noted) | DADAMETED | DA DA METER TEST COMPLETIONS | | V <sub>cc</sub> | T <sub>A</sub> = 25° | ,C | - 55°C TO | 125°C | - 40°C TO 85°C | | LINUT | |---------------------------------|------------------------------------------|--------------------------------------------|-------------------|----------------------|------|-----------|-------|----------------|------|-------| | PARAMETER | TEST CO | TEST CONDITIONS | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | | I <sub>OH</sub> = -50<br>μA | 4.5 V | 4.4 | | 4.4 | | 4.4 | | | | V <sub>OH</sub> | V <sub>I</sub> = V <sub>T+</sub> | I <sub>OH</sub> = -24<br>mA | 4.5 V | 3.94 | | 3.7 | | 3.8 | | V | | VOH | VI - V T+ | $I_{OH} = -50$<br>mA <sup>(1)</sup> | 5.5 V | | | 3.85 | | | | V | | | | I <sub>OH</sub> = -75<br>mA <sup>(1)</sup> | 5.5 V | | | | | 3.85 | | | | | $V_I = V_{T-}$ | $I_{OL} = 50$<br>$\mu A^{(1)}$ | 4.5 V | | 0.1 | | 0.1 | | 0.1 | | | V <sub>OL</sub> | | I <sub>OL</sub> = 24<br>mA <sup>(1)</sup> | 4.5 V | | 0.36 | | 0.5 | | 0.44 | V | | VOL | | $I_{OL} = 50$<br>mA <sup>(1)</sup> | 5.5 V | | | | 1.65 | | | V | | | | I <sub>OL</sub> = 75<br>mA <sup>(1)</sup> | 5.5 V | | | | | | 1.65 | | | I <sub>1</sub> | V <sub>I</sub> = V <sub>CC</sub> o | r GND | 5.5 V | | ±0.1 | | ±1 | | ±1 | μΑ | | Icc | V <sub>I</sub> = V <sub>CC</sub> or GND, | I <sub>O</sub> = 0 | 5.5 V | | 4 | | 80 | | 40 | μΑ | | ΔI <sub>CC</sub> <sup>(2)</sup> | V <sub>I</sub> = V <sub>CC</sub> - | 2.1 V | 4.5 V to<br>5.5 V | | 2.4 | | 3 | | 2.8 | mA | | Ci | | | | | 10 | | 10 | | 10 | pF | <sup>(1)</sup> Test one output at a time, not exceeding 1-second duration. Measurement is made by forcing indicated current and measuring voltage to minimize power dissipation. Test verifies a minimum 50-Ω transmission-line drive capability at 85°C and 75-Ω transmission-line drive capability at 125°C. Table 5-1. Act Input Load **Table** | INPUT | UNIT LOAD | | | | | | | |-------|-----------|--|--|--|--|--|--| | Α | 0.21 | | | | | | | 1. Unit load is ΔI<sub>CC</sub> limit specified in electrical characteristics table (e.g., 2.4 mA at 25°C). #### **5.6 Switching Characteristics** over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Load Circuit and Voltage Waveforms) | PARAMETER | FROM | то | - 55°C to 1 | 25°C | - 40°C to | 85°C | UNIT | |------------------|---------|----------|-------------|------|-----------|------|------| | PARAMETER | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | UNII | | t <sub>PLH</sub> | ^ | A V | | 14.5 | 3.7 | 13.2 | no | | t <sub>PHL</sub> | | , | 2.4 | 9.5 | 2.4 | 8.6 | ns | # 5.7 Operating Characteristics $V_{CC} = 5 \text{ V. } T_A = 25^{\circ}\text{C}$ | 100 0 1, 1 | A == 0 | | | |-----------------|-------------------------------|-----|------| | PARAMETE | | TYP | UNIT | | C <sub>pd</sub> | Power dissipation capacitance | 45 | pF | <sup>(2)</sup> Additional quiescent supply current per input pin, TTL inputs high, 1 unit load. #### **6 Parameter Measurement Information** NOTES: A. C<sub>L</sub> includes probe and test-fixture capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 1 MHz, Z<sub>O</sub> = 50 Ω, t<sub>Γ</sub> = 3 ns, t<sub>f</sub> = 3 ns. Phase relationships between waveforms are arbitrary. - D. For clock inputs, f<sub>max</sub> is measured with the input duty cycle at 50%. - E. The outputs are measured one at a time, with one input transition per measurement. - F. tpLH and tpHL are the same as tpd. - G. tp7| and tp7H are the same as ten. - H. tpLZ and tpHZ are the same as tdis. Figure 6-1. Load Circuit and Voltage Waveforms # 7 Detailed Description #### 7.1 Overview The CD74ACT14 contains six independent inverters. This device performs the Boolean function $Y = \overline{A}$ . Each circuit functions as an independent inverter, but because of the Schmitt action, the inverters have different input threshold levels for positive-going $(V_{T+})$ and negative-going $(V_{T-})$ signals. ## 7.2 Functional Block Diagram Figure 7-1. Logic Diagram, Each Inverter (Positive Logic) #### 7.3 Device Functional Modes **Table 7-1. Function Table (Each Inverter)** | INPUT | OUTPUT | |-------|--------| | Α | Y | | Н | L | | L | н | ## **8 Device and Documentation Support** ## 8.1 Documentation Support (Analog) #### 8.1.1 Related Documentation The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 8-1. Related Links | PARTS | PRODUCT<br>FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS & SOFTWARE | SUPPORT & COMMUNITY | | |-----------|-------------------|--------------|---------------------|------------------|---------------------|--| | CD74ACT14 | Click here | Click here | Click here | Click here | Click here | | # 8.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 8.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 8.4 Trademarks TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ## 8.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 8.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # 9 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 17-Aug-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | CD74ACT14E | ACTIVE | PDIP | N | 14 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74ACT14E | Samples | | CD74ACT14M96 | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | ACT14M | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 17-Aug-2023 # **PACKAGE MATERIALS INFORMATION** www.ti.com 17-Aug-2023 #### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | U | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD74ACT14M96 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | www.ti.com 17-Aug-2023 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | CD74ACT14M96 | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 17-Aug-2023 #### **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |------------|--------------|--------------|------|-----|--------|--------|--------|--------| | CD74ACT14E | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74ACT14E | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. #### **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated