





**SN74LV594A** 

SCLS413K - APRIL 1998 - REVISED DECEMBER 2022

# **SN74LV594A 8-Bit Shift Registers With Output Registers**

#### 1 Features

- V<sub>CC</sub> operation of 2 V to 5.5 V
- Maximum tpd of 6.5 ns at 5 V
- Typical V<sub>OLP</sub> (output ground bounce) <0.8 V at V<sub>CC</sub> = 3.3 V, TA = 25°C
- Support mixed-mode voltage operation on all ports
- 8-bit serial-in, parallel-out shift registers with
- Independent direct overriding clears on shift and storage registers
- Independent clocks for shift and storage registers
- Latch-up performance exceeds 100 mA per JESD

## 2 Applications

- ECG electrocardiograms
- Storage servers
- EPOS, ECR, and cash drawers
- Servers and high-performance computing

## 3 Description

The SN74LV594A devices are 8-bit shift registers designed for 2 V to 5.5 V V<sub>CC</sub> operation.

#### Package Information<sup>(1)</sup>

| PART NUMBER | PACKAGE        | BODY SIZE (NOM)   |  |  |  |
|-------------|----------------|-------------------|--|--|--|
|             | DB (SSOP, 16)  | 6.20 mm × 5.30 mm |  |  |  |
| SN74LV594A  | D (SOIC, 16)   | 9.90 mm × 3.91 mm |  |  |  |
| SN/4LV594A  | PW (TSSOP, 16) | 5.00 mm × 4.40 mm |  |  |  |
|             | BQB (WQFN, 16) | 3.60 mm × 2.60 mm |  |  |  |

For all available packages, see the orderable addendum at the end of the data sheet.



**Logic Diagram (Positive Logic)** 



#### **Table of Contents**

| 1 Features1                                                     | 7 Parameter Measurement Information                   | 11 |
|-----------------------------------------------------------------|-------------------------------------------------------|----|
| 2 Applications1                                                 | 8 Detailed Description1                               | 12 |
| 3 Description1                                                  | 8.1 Overview1                                         | 12 |
| 4 Revision History2                                             | 8.2 Functional Block Diagram1                         | 13 |
| 5 Pin Configuration and Functions3                              | 8.3 Feature Description1                              | 14 |
| 6 Specifications4                                               | 8.4 Device Functional Modes1                          | 14 |
| 6.1 Absolute Maximum Ratings4                                   | 9 Application and Implementation                      | 15 |
| 6.2 ESD Ratings4                                                | 9.1 Application Information                           |    |
| 6.3 Recommended Operating Conditions5                           | 9.2 Typical Application1                              |    |
| 6.4 Thermal Information5                                        | 9.3 Power Supply Recommendations1                     |    |
| 6.5 Electrical Characteristics6                                 | 9.4 Layout1                                           | 16 |
| 6.6 Switching Characteristics: V <sub>CC</sub> = 2.5 V ± 0.2 V6 | 10 Device and Documentation Support1                  | 18 |
| 6.7 Switching Characteristics: V <sub>CC</sub> = 3.3 V ± 0.3 V7 | 10.1 Receiving Notification of Documentation Updates1 | 18 |
| 6.8 Switching Characteristics: V <sub>CC</sub> = 5 V ± 0.5 V7   | 10.2 Support Resources1                               |    |
| 6.9 Timing Requirements: V <sub>CC</sub> = 2.5 V ± 0.2 V8       | 10.3 Trademarks1                                      | 18 |
| 6.10 Timing Requirements: V <sub>CC</sub> = 3.3 V ± 0.3 V8      | 10.4 Electrostatic Discharge Caution1                 | 18 |
| 6.11 Timing Requirements: V <sub>CC</sub> = 5 V ± 0.5 V9        | 10.5 Glossary1                                        | 18 |
| 6.12 Noise Characteristics9                                     | 11 Mechanical, Packaging, and Orderable               |    |
| 6.13 Operating Characteristics9                                 | Information1                                          | 18 |
| 6.14 Typical Characteristics10                                  |                                                       |    |
|                                                                 |                                                       |    |

## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision J (February 2015) to Revision K (December 2022)

**Page** 

#### Changes from Revision I (April 2005) to Revision J (February 2015)

**Page** 

Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device
Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout
section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information
section

# **5 Pin Configuration and Functions**



Figure 5-1. D, DB, or PW Package 16-Pin SOIC, SSOP, or TSSOP Top View



Figure 5-2. BQB Package 16-Pin WQFN Top View

Table 5-1. Pin Functions

| P                | IN  | TYPE <sup>(1)</sup> | DESCRIPTION             |
|------------------|-----|---------------------|-------------------------|
| NAME             | NO. | ITPE                | DESCRIPTION             |
| Q <sub>B</sub>   | 1   | 0                   | Output B                |
| Q <sub>C</sub>   | 2   | 0                   | Output C                |
| Q <sub>D</sub>   | 3   | 0                   | Output D                |
| Q <sub>E</sub>   | 4   | 0                   | Output E                |
| Q <sub>F</sub>   | 5   | 0                   | Output F                |
| $Q_G$            | 6   | 0                   | Output G                |
| Q <sub>H</sub>   | 7   | 0                   | Output H                |
| GND              | 8   | G                   | Ground pin              |
| Q <sub>H</sub> ' | 9   | 0                   | Q <sub>H</sub> inverted |
| SRCLR            | 10  | 1                   | Serial clear            |
| SRCLK            | 11  | I                   | Serial clock            |
| RCLK             | 12  | I                   | Storage clock           |
| RCLR             | 13  | I                   | Storage clear           |
| SER              | 14  | 1                   | Serial input            |
| Q <sub>A</sub>   | 15  | 0                   | Output A                |
| Vcc              | 16  | Р                   | Power pin               |
| PAD              | _   | _                   | Thermal Pad (2)         |

<sup>(1)</sup> I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power.

<sup>(2)</sup> BQB Package Only



## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                                  |                                                                                             | MIN  | MAX                   | UNIT |  |  |  |
|------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------|------|-----------------------|------|--|--|--|
| V <sub>CC</sub>  | Supply voltage                                   | Supply voltage                                                                              |      |                       |      |  |  |  |
| VI               | Input voltage <sup>(2)</sup>                     | Input voltage <sup>(2)</sup>                                                                |      |                       |      |  |  |  |
| Vo               | Voltage range applied to any output in the high- | Voltage range applied to any output in the high-impedance or power-off state <sup>(2)</sup> |      |                       |      |  |  |  |
| Vo               | Output voltage <sup>(2) (3)</sup>                |                                                                                             | -0.5 | V <sub>CC</sub> + 0.5 | V    |  |  |  |
| I <sub>IK</sub>  | Input clamp current                              | V <sub>I</sub> < 0                                                                          | -20  |                       | mA   |  |  |  |
| I <sub>OK</sub>  | Output clamp current                             | V <sub>O</sub> < 0                                                                          | -50  |                       | mA   |  |  |  |
| Io               | Continuous output current                        | V <sub>O</sub> = 0 to V <sub>CC</sub>                                                       | -25  | 25                    | mA   |  |  |  |
| T <sub>stg</sub> | Storage temperature                              | Storage temperature                                                                         |      |                       |      |  |  |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.
- (3) The value is limited to 5.5 V maximum.

### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

Product Folder Links: SN74LV594A

# **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                    |                                  | SN74LV5               | 594A                  | LINUT |
|-----------------|------------------------------------|----------------------------------|-----------------------|-----------------------|-------|
|                 |                                    |                                  | MIN                   | MAX                   | UNIT  |
| V <sub>CC</sub> | Supply voltage                     |                                  | 2                     | 5.5                   | V     |
|                 |                                    | V <sub>CC</sub> = 2 V            | 1.5                   |                       |       |
| .,              | High lavel in motoraliana          | V <sub>CC</sub> = 2.3 V to 2.7 V | V <sub>CC</sub> × 0.7 |                       | V     |
| $V_{IH}$        | High-level input voltage           | V <sub>CC</sub> = 3 V to 3.6 V   | V <sub>CC</sub> × 0.7 |                       | V     |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V | V <sub>CC</sub> × 0.7 |                       |       |
|                 |                                    | V <sub>CC</sub> = 2 V            |                       | 0.5                   |       |
| \/              | Low-level input voltage            | V <sub>CC</sub> = 2.3 V to 2.7 V |                       | V <sub>CC</sub> × 0.3 | V     |
| $V_{IL}$        | Low-level input voltage            | V <sub>CC</sub> = 3 V to 3.6 V   |                       | V <sub>CC</sub> × 0.3 | V     |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V |                       | V <sub>CC</sub> × 0.3 |       |
| VI              | Input voltage                      | ,                                | 0                     | 5.5                   | V     |
| Vo              | Output voltage                     |                                  | 0                     | V <sub>CC</sub>       | V     |
|                 |                                    | V <sub>CC</sub> = 2 V            |                       | -50                   | μA    |
|                 | High lavel in a Assument           | V <sub>CC</sub> = 2.3 V to 2.7 V |                       | -2                    |       |
| I <sub>OH</sub> | High-level input current           | V <sub>CC</sub> = 3 V to 3.6 V   |                       | 6                     | mA    |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V |                       | -12                   |       |
|                 |                                    | V <sub>CC</sub> = 2 V            |                       | 50                    | μA    |
|                 | Low-level output current           | V <sub>CC</sub> = 2.3 V to 2.7 V |                       | 2                     |       |
| I <sub>OL</sub> | Low-level output current           | V <sub>CC</sub> = 3 V to 3.6 V   |                       | 6                     | mA    |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V |                       | 12                    |       |
|                 |                                    | V <sub>CC</sub> = 2.3 V to 2.7 V |                       | 200                   |       |
| Δt/Δν           | Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V   |                       | 100                   | ns/V  |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V |                       | 20                    |       |
| T <sub>A</sub>  | Operating free-air temperature     | ı                                | -40                   | 125                   | °C    |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report *Implications of Slow or Floating CMOS Inputs*, SCBA004.

### **6.4 Thermal Information**

|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DB (SSOP) | PW (TSSOP) | UNIT    |      |
|-----------------------|----------------------------------------------|----------|-----------|------------|---------|------|
|                       |                                              | 16 PINS  | 16 PINS   | 16 PINS    | 16 PINS |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 85.9     | 80.2      | 97.8       | 106.1   |      |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 82.4     | 40.3      | 48.1       | 40.8    |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 55.6     | 38        | 48.5       | 51.1    | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 9.4      | 9         | 10         | 3.8     | C/VV |
| ΨЈВ                   | Junction-to-board characterization parameter | 55.6     | 37.7      | 47.9       | 50.6    |      |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | 33.3     | N/A       | N/A        | N/A     |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



#### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST<br>CONDITIONS                                  | vcc          | SN54                  | LV594A |      |                       | LV594A<br>TO 85°C | ;    |                       | LV594A<br>TO 125°C |      | UNIT |
|------------------|-----------------------------------------------------|--------------|-----------------------|--------|------|-----------------------|-------------------|------|-----------------------|--------------------|------|------|
|                  | CONDITIONS                                          |              | MIN                   | TYP    | MAX  | MIN                   | TYP               | MAX  | MIN                   | TYP                | MAX  |      |
|                  | I <sub>OH</sub> = -50 μA                            | 2 V to 5.5 V | V <sub>CC</sub> - 0.1 |        |      | V <sub>CC</sub> - 0.1 |                   |      | V <sub>CC</sub> - 0.1 |                    |      |      |
|                  | I <sub>OH</sub> = -2 μA                             | 2.3 V        | 2                     |        |      | 2                     |                   |      | 2                     |                    |      | V    |
| V <sub>OH</sub>  | I <sub>OH</sub> = -6 μA                             | 3 V          | 2.48                  |        |      | 2.48                  |                   |      | 2.48                  |                    |      | V    |
|                  | I <sub>OH</sub> = -12 μA                            | 4.5 V        | 3.8                   |        |      | 3.8                   |                   |      | 3.8                   |                    |      |      |
|                  | I <sub>OH</sub> = -50 μA                            | 2 V to 5.5 V |                       |        | 0.1  |                       |                   | 0.1  |                       |                    | 0.1  |      |
|                  | I <sub>OH</sub> = -2 μA                             | 2.3 V        |                       |        | 0.4  |                       |                   | 0.4  |                       |                    | 0.4  | V    |
| V <sub>OL</sub>  | I <sub>OH</sub> = -6 μA                             | 3 V          |                       |        | 0.44 |                       |                   | 0.44 |                       |                    | 0.44 | V    |
|                  | I <sub>OH</sub> = -12 μA                            | 4.5 V        |                       |        | 0.55 |                       |                   | 0.55 |                       |                    | 0.55 |      |
| I <sub>I</sub>   | V <sub>I</sub> = 5.5 V or<br>GND                    | 0 to 5.5 V   |                       |        | ±1   |                       |                   | ±1   |                       |                    | ±1   | μΑ   |
| Icc              | $V_I = V_{CC}$ of GND, $I_O = 0$                    | 5.5 V        |                       |        | 20   |                       |                   | 20   |                       |                    | 20   | μΑ   |
| I <sub>off</sub> | $V_1 \text{ or } V_0 = 0 \text{ to } 5.5 \text{ V}$ | 0            |                       | ,      | 5    |                       |                   | 5    |                       |                    | 5    | μA   |
| C <sub>i</sub>   | V <sub>I</sub> = V <sub>CC</sub> or<br>GND          | 3.3 V        |                       | 3.5    |      |                       | 3.5               |      |                       |                    |      | pF   |

# 6.6 Switching Characteristics: $V_{CC}$ = 2.5 V ± 0.2 V

over recommended operating free-air temperature range,  $V_{CC}$  = 2.5 V  $\pm$  0.2 V (unless otherwise noted). See Figure 6-1.

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)                  | LOAD<br>CAPACITANCE    | 1                 | T <sub>A</sub> = 25°C |                     |     | SN74LV594A<br>-40°C TO 85°C |     | 94A<br> 25°C | UNIT   |
|------------------|-----------------|---------------------------------|------------------------|-------------------|-----------------------|---------------------|-----|-----------------------------|-----|--------------|--------|
|                  | (INFUT)         | (001701)                        | CAPACITANCE            | MIN               | TYP                   | MAX                 | MIN | MAX                         | MIN | MAX          |        |
| £                |                 |                                 | C <sub>L</sub> = 15 pF | 65 <sup>(1)</sup> | 80 <sup>(1)</sup>     |                     | 45  |                             | 35  |              | NAL I- |
| f <sub>max</sub> |                 |                                 | C <sub>L</sub> = 50 pF | 60                | 70                    |                     | 40  |                             | 30  |              | MHz    |
| t <sub>PLH</sub> |                 | 0 0                             |                        |                   | 6.4 <sup>(1)</sup>    | 10.6 <sup>(1)</sup> | 1   | 11.1                        | 1   | 12.5         |        |
| t <sub>PHL</sub> | SRCLK           | $Q_A - Q_H$                     |                        |                   | 6.3 <sup>(1)</sup>    | 10.4(1)             | 1   | 11.1                        | 1   | 12.5         |        |
| t <sub>PLH</sub> |                 | 0                               | C <sub>L</sub> = 15 pF |                   | 7.4 <sup>(1)</sup>    | 12.1 <sup>(1)</sup> | 1   | 12.8                        | 1   | 15           | ns     |
| t <sub>PHL</sub> |                 | Q <sub>H</sub>                  | CL = 15 pr             |                   | 7.2 <sup>(1)</sup>    | 11.6 <sup>(1)</sup> | 1   | 12.8                        | 1   | 15           | 115    |
|                  | RCLK            | Q <sub>A</sub> – Q <sub>H</sub> |                        |                   | 7.9 <sup>(1)</sup>    | 12.7 <sup>(1)</sup> | 1   | 13.6                        | 1   | 15.5         |        |
| t <sub>PHL</sub> |                 | Q <sub>H</sub> '                |                        |                   | 7.4 <sup>(1)</sup>    | 11.9 <sup>(1)</sup> | 1   | 13.1                        | 1   | 15.5         |        |
| t <sub>PLH</sub> |                 | 0 0                             |                        |                   | 9.5                   | 14.1                | 1   | 14.6                        | 1   | 17           |        |
| t <sub>PHL</sub> | SRCLR           | $Q_A - Q_H$                     |                        |                   | 10.8                  | 15.5                | 1   | 17.2                        | 1   | 19.5         |        |
| t <sub>PLH</sub> | 1               | 0                               | 0 - 50 -5              |                   | 10.6                  | 15.7                | 1   | 16.5                        | 1   | 18.5         |        |
| t <sub>PHL</sub> |                 | Q <sub>H</sub> '                | C <sub>L</sub> = 50 pF |                   | 11.3                  | 16.1                | 1   | 18.6                        | 1   | 20.5         | ns     |
|                  | RCLR            | Q <sub>A</sub> – Q <sub>H</sub> |                        |                   | 12.1                  | 17.4                | 1   | 19                          | 1   | 21           |        |
| t <sub>PHL</sub> |                 | Q <sub>H</sub> '                |                        |                   | 11.6                  | 16.5                | 1   | 18.6                        | 1   | 20.6         | 1      |

(1) On products compliant to MIL-PRF-38535, this parameter is not production tested.

# 6.7 Switching Characteristics: $V_{CC}$ = 3.3 V ± 0.3 V

over recommended operating free-air temperature range,  $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  (unless otherwise noted). See Figure 6-1.

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)                  | LOAD<br>CAPACITANCE    | TA                | = 25°C             |                      | SN74LV5<br>-40°C TO |      | SN74LV59<br>-40°C TO 1 |      | UNIT   |   |      |  |
|------------------|-----------------|---------------------------------|------------------------|-------------------|--------------------|----------------------|---------------------|------|------------------------|------|--------|---|------|--|
|                  | (INPUT)         | (001701)                        | CAPACITANCE            | MIN               | TYP                | MAX                  | MIN                 | MAX  | MIN                    | MAX  |        |   |      |  |
|                  |                 |                                 | C <sub>L</sub> = 15 pF | 80 <sup>(1)</sup> | 120 <sup>(1)</sup> |                      | 70                  |      | 60                     |      | MHz    |   |      |  |
| f <sub>max</sub> |                 |                                 | C <sub>L</sub> = 50 pF | 55                | 105                |                      | 50                  |      | 40                     |      | IVITIZ |   |      |  |
| t <sub>PLH</sub> |                 | 0 0                             |                        |                   | 4.6 <sup>(1)</sup> | 8(1)                 | 1                   | 8.5  | 1                      | 10.5 |        |   |      |  |
| t <sub>PHL</sub> | SRCLK           | $Q_A - Q_H$                     |                        |                   | 4.9 <sup>(1)</sup> | 8.2 <sup>(1)</sup>   | 1                   | 8.8  | 1                      | 10.5 |        |   |      |  |
| t <sub>PLH</sub> |                 | 0                               | C <sub>L</sub> = 15 pF |                   | 5.4 <sup>(1)</sup> | 9.1 <sup>(1)</sup>   | 1                   | 9.7  | 1                      | 11.5 | ns     |   |      |  |
| t <sub>PHL</sub> |                 | - Q <sub>H</sub>                | CL = 15 pr             |                   | 5.5 <sup>(1)</sup> | 9.2 <sup>(1)</sup>   | 1                   | 9.9  | 1                      | 11.6 | 115    |   |      |  |
|                  | RCLK            | Q <sub>A</sub> – Q <sub>H</sub> |                        |                   | 6 <sup>(1)</sup>   | 9.8 <mark>(1)</mark> | 1                   | 10.6 | 1                      | 12.1 |        |   |      |  |
| t <sub>PHL</sub> |                 | Q <sub>H</sub> '                |                        |                   | 5.6 <sup>(1)</sup> | 9.2 <sup>(1)</sup>   | 1                   | 10   | 1                      | 12   |        |   |      |  |
| t <sub>PLH</sub> |                 | 0 0                             | 0 0                    | 0 0               | 0.0                |                      |                     |      |                        | 1    | 11.1   | 1 | 12.5 |  |
| t <sub>PHL</sub> | SRCLR           | $Q_A - Q_H$                     |                        |                   |                    |                      | 1                   | 13.1 | 1                      | 15   |        |   |      |  |
| t <sub>PLH</sub> |                 | 0                               | 0 - 50 - 5             |                   |                    |                      | 1                   | 12.4 | 1                      | 14   |        |   |      |  |
| t <sub>PHL</sub> |                 | - Q <sub>H</sub>                | C <sub>L</sub> = 50 pF |                   |                    |                      | 1                   | 13.9 | 1                      | 15.5 | ns     |   |      |  |
| t <sub>PHL</sub> | RCLR            | $Q_A - Q_H$                     |                        |                   |                    |                      | 1                   | 14.4 | 1                      | 16.1 |        |   |      |  |
|                  |                 | Q <sub>H</sub> '                |                        |                   |                    |                      | 1                   | 14   | 1                      | 16   |        |   |      |  |

<sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.

# 6.8 Switching Characteristics: $V_{CC} = 5 V \pm 0.5 V$

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V  $\pm$  0.5 V (unless otherwise noted). See Figure 6-1.

| PARAMETER        | FROM<br>(INPUT)               | TO<br>(OUTPUT)   | LOAD<br>CAPACITANCE    | TA                 | = 25°C                              |                    | SN74LV59<br>-40°C TO |      | SN74LV5<br>-40°C TO 1 | -    | UNIT  |   |    |  |
|------------------|-------------------------------|------------------|------------------------|--------------------|-------------------------------------|--------------------|----------------------|------|-----------------------|------|-------|---|----|--|
|                  | (INPUT)                       | (001701)         | CAPACITANCE            | MIN                | TYP                                 | MAX                | MIN                  | MAX  | MIN                   | MAX  |       |   |    |  |
| f                |                               |                  | C <sub>L</sub> = 15 pF | 135 <sup>(1)</sup> | 170 <sup>(1)</sup>                  |                    | 115                  |      | 105                   |      | MHz   |   |    |  |
| f <sub>max</sub> |                               |                  | C <sub>L</sub> = 50 pF | 120                | 140                                 |                    | 95                   |      | 85                    |      | IVITZ |   |    |  |
| t <sub>PLH</sub> |                               | 0.0.             |                        |                    | 3.3(1)                              | 6.2 <sup>(1)</sup> | 1                    | 6.5  | 1                     | 8    |       |   |    |  |
| t <sub>PHL</sub> | SRCLK                         | $Q_A - Q_H$      |                        |                    | 3.7 <sup>(1)</sup>                  | 6.5 <sup>(1)</sup> | 1                    | 6.9  | 1                     | 8.5  |       |   |    |  |
| t <sub>PLH</sub> |                               | Q <sub>H</sub>   | C <sub>L</sub> = 15 pF |                    | 3.7 <sup>(1)</sup>                  | 6.8 <sup>(1)</sup> | 1                    | 7.2  | 1                     | 8.5  | ns    |   |    |  |
| t <sub>PHL</sub> |                               | QH'              | OL = 13 pi             |                    | 4.1 <sup>(1)</sup>                  | 7.2 <sup>(1)</sup> | 1                    | 7.6  | 1                     | 9    | 115   |   |    |  |
|                  | RCLK                          | $Q_A - Q_H$      |                        |                    | 4.5 <sup>(1)</sup>                  | 7.6 <sup>(1)</sup> | 1                    | 8.2  | 1                     | 9.5  |       |   |    |  |
| t <sub>PHL</sub> |                               | Q <sub>H</sub>   |                        |                    | 4.1 <sup>(1)</sup>                  | 7.1 <sup>(1)</sup> | 1                    | 7.6  | 1                     | 9    |       |   |    |  |
| t <sub>PLH</sub> |                               | 0 0              |                        |                    | 4.9                                 | 7.8                | 1                    | 8.3  | 1                     | 9.6  |       |   |    |  |
| t <sub>PHL</sub> | $R = \frac{Q_A - Q_B}{SRCLR}$ | $Q_A - Q_H$      | $Q_A - Q_H$            | $Q_A - Q_H$        | CLR Q <sub>A</sub> – Q <sub>H</sub> |                    |                      | 5.8  | 8.9                   | 1    | 9.7   | 1 | 11 |  |
| t <sub>PLH</sub> |                               | 0                | C <sub>1</sub> = 50 pF |                    | 5.5                                 | 8.6                | 1                    | 9.1  | 1                     | 10.5 | no    |   |    |  |
| t <sub>PHL</sub> |                               | Q <sub>H</sub> ' | C <sub>L</sub> = 50 pr |                    | 6                                   | 9.2                | 1                    | 10.1 | 1                     | 11.5 | ns    |   |    |  |
|                  | RCLR                          | $Q_A - Q_H$      |                        |                    | 6.6                                 | 10                 | 1                    | 10.7 | 1                     | 12   |       |   |    |  |
| t <sub>PHL</sub> |                               | Q <sub>H</sub>   |                        |                    | 6                                   | 9.2                | 1                    | 10.1 | 1                     | 11.5 |       |   |    |  |

 $<sup>(1) \</sup>quad \hbox{On products compliant to MIL-PRF-38535, this parameter is not production tested.}$ 



# 6.9 Timing Requirements: $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$

over recommended operating free-air temperature range,  $V_{CC}$  = 2.5 V ± 0.2 V. See Figure 6-1.

|                 |                               |                                     | T <sub>A</sub> = 25 | °C  | SN74LV594A<br>-40°C TO 85°C |     | SN74LV594A<br>-40°C TO 125°C |     | UNIT |
|-----------------|-------------------------------|-------------------------------------|---------------------|-----|-----------------------------|-----|------------------------------|-----|------|
|                 |                               |                                     | MIN                 | MAX | MIN                         | MAX | MIN                          | MAX |      |
|                 | Dulas duration                | RCLK or SRCLK high or low           | 7                   |     | 7.5                         |     | 8.5                          |     |      |
| Lw.             | t <sub>w</sub> Pulse duration | RCKR or SCRCLR low                  | 6                   |     | 6.5                         |     | 7.5                          |     | ns   |
|                 |                               | SER before SRCLK↑                   | 5.5                 |     | 5.5                         |     | 6                            |     |      |
|                 |                               | SRCLK↑ before RCLK↑                 | 8                   |     | 9                           |     | 10                           |     |      |
| t <sub>su</sub> | Setup time                    | SCRCLR low before RCLK↑(1)          | 8.5                 |     | 9.5                         |     | 10.5                         |     | ns   |
|                 |                               | SRCLR high (inactive) before SRCLK↑ | 6                   |     | 6.8                         |     | 7.5                          |     |      |
|                 |                               | RCLK high (inactive) before RCLK↑   | 6.7                 |     | 7.6                         |     | 8.5                          |     |      |
| t <sub>h</sub>  | Hold time                     | SER after SRCLK↑                    | 1.5                 |     | 1.5                         |     | 2                            |     | ns   |

<sup>(1)</sup> This setup time allows the storage register to receive stable data from the shift register. The clocks can be tied together, in which case the shift register is one clock pulse ahead of the storage register.

# 6.10 Timing Requirements: V<sub>CC</sub> = 3.3 V ± 0.3 V

over recommended operating free-air temperature range,  $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ . See Figure 6-1.

|                 |                |                                     | T <sub>A</sub> = 25 | °C  | SN74LV59<br>-40°C TO 8 |     | SN74LV594A<br>-40°C TO 125°C |     | UNIT |
|-----------------|----------------|-------------------------------------|---------------------|-----|------------------------|-----|------------------------------|-----|------|
|                 |                |                                     | MIN                 | MAX | MIN                    | MAX | MIN                          | MAX |      |
|                 | Pulse duration | RCLK or SRCLK high or low           | 5.5                 |     | 5.5                    |     | 6.5                          |     | no   |
| ιw              | Pulse duration | RCKR or SCRCLR low                  | 5                   |     | 5                      |     | 6                            |     | ns   |
|                 |                | SER before SRCLK↑                   | 3.5                 |     | 3.5                    |     | 4                            |     |      |
|                 |                | SRCLK↑ before RCLK↑                 | 8                   |     | 8.5                    |     | 9.5                          |     |      |
| t <sub>su</sub> | Setup time     | SCRCLR low before RCLK↑(1)          | 8                   |     | 9                      |     | 10                           |     | ns   |
|                 |                | SRCLR high (inactive) before SRCLK↑ | 4.2                 |     | 4.8                    |     | 5.5                          |     |      |
|                 |                | RCLK high (inactive) before RCLK↑   | 4.6                 |     | 5.3                    |     | 6                            |     |      |
| t <sub>h</sub>  | Hold time      | SER after SRCLK↑                    | 1.5                 |     | 1.5                    |     | 2                            |     | ns   |

<sup>(1)</sup> This setup time allows the storage register to receive stable data from the shift register. The clocks can be tied together, in which case the shift register is one clock pulse ahead of the storage register.

Product Folder Links: SN74LV594A

# 6.11 Timing Requirements: $V_{CC} = 5 V \pm 0.5 V$

over recommended operating free-air temperature range,  $V_{CC}$  = 2.5 V  $\pm$  0.2 V. See Figure 6-1.

|                 |                |                                     | T <sub>A</sub> = 25 | °C  | SN74LV59<br>-40°C TO 8 |     | SN74LV594A<br>-40°C TO 125°C |     | UNIT |
|-----------------|----------------|-------------------------------------|---------------------|-----|------------------------|-----|------------------------------|-----|------|
|                 |                |                                     | MIN                 | MAX | MIN                    | MAX | MIN                          | MAX |      |
|                 | Pulse duration | RCLK or SRCLK high or low           | 5                   |     | 5                      |     | 6                            |     | no   |
| t <sub>w</sub>  | Pulse duration | RCKR or SCRCLR low                  | 5.2                 |     | 5.2                    |     | 6.2                          |     | ns   |
|                 |                | SER before SRCLK↑                   | 3                   |     | 3                      |     | 3.5                          |     |      |
|                 | Setup time     | SRCLK↑ before RCLK↑                 | 5                   |     | 5                      |     | 6                            |     |      |
| t <sub>su</sub> |                | SCRCLR low before RCLK↑(1)          | 5                   |     | 5                      |     | 5.5                          |     | ns   |
|                 |                | SRCLR high (inactive) before SRCLK↑ | 2.9                 |     | 3.3                    |     | 4                            |     |      |
|                 |                | RCLK high (inactive) before RCLK↑   | 3.2                 |     | 3.7                    |     | 4.5                          |     |      |
| t <sub>h</sub>  | Hold time      | SER after SRCLK↑                    | 2                   |     | 2                      |     | 2.5                          |     | ns   |

<sup>(1)</sup> This setup time allows the storage register to receive stable data from the shift register. The clocks can be tied together, in which case the shift register is one clock pulse ahead of the storage register.

### **6.12 Noise Characteristics**

over operating free-air temperature range (unless otherwise noted),  $V_{CC}$  = 3.3 V,  $C_L$  = 50 pF,  $T_A$  = 25°C

|                    | PARAMETER                                     | MIN  | TYP  | MAX  | UNIT |
|--------------------|-----------------------------------------------|------|------|------|------|
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |      | 0.5  | 0.8  | V    |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> |      | -0.1 | -0.8 | V    |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> |      | 2.8  |      | V    |
| V <sub>IH(V)</sub> | High-level dynamic input voltage              | 2.31 |      |      | V    |
| V <sub>IL(V)</sub> | Low-level dynamic input voltage               |      |      | 0.99 | V    |

## **6.13 Operating Characteristics**

 $T_A = 25^{\circ}C$ 

| 1 <sub>A</sub> 20 0 | PARAMETER                     | TEST CONDITIONS | V <sub>cc</sub> | TYP | UNIT |
|---------------------|-------------------------------|-----------------|-----------------|-----|------|
| <u> </u>            | Dower dissination conscitones | f = 10 MH=      | 3.3 V           | 93  |      |
| Opd                 | Power dissipation capacitance | f = 10 MHz      | 5 V             | 112 | pF   |





Figure 6-1. Timing Diagram

## **6.14 Typical Characteristics**



#### 7 Parameter Measurement Information



NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq 3$  ns.
- D. The outputs are measured one at a time, with one input transition per measurement.
- E. tpLz and tpHz are the same as tdis.
- F. tpzL and tpzH are the same as ten.
- tPHL and tPLH are the same as tpd.
- H. All parameters and waveforms are not applicable to all devices.

Figure 7-1. Load Circuit and Voltage Waveforms



# **8 Detailed Description**

### 8.1 Overview

The SN74LV594A devices are 8-bit shift registers designed for 2 V to 5.5 V V<sub>CC</sub> operation.

These devices contain an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. Separate clocks (RCLK, SRCLK) and direct overriding clear ( $\overline{RCLR}$ ,  $\overline{SRCLR}$ ) inputs are provided on the shift and storage registers. A serial output ( $Q_{H'}$ ) is provided for cascading purposes. The shift-register (SRCLK) and storage-register (RCLK) clocks are positive-edge triggered. If the clocks are tied together, the shift register always is one clock pulse ahead of the storage register.

omit Document Feedback

Product Folder Links: SN74LV594A



# 8.2 Functional Block Diagram



Figure 8-1. Logic Diagram (Positive Logic)

Product Folder Links: SN74LV594A



### **8.3 Feature Description**

The device's wide operating range allows it to be used in a variety of systems that use different logic levels. The low propagation delay allows fast switching and higher speeds of operation. In addition, the low ground bounce stabilizes the performance of non-switching outputs while another output is switching.

#### 8.4 Device Functional Modes

Table 8-1. Function Table

|     | Table 6-1.1 diletion Table |        |          |          |                                                                                                       |  |  |  |  |  |  |  |  |  |
|-----|----------------------------|--------|----------|----------|-------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
|     |                            | INPUTS |          | FUNCTION |                                                                                                       |  |  |  |  |  |  |  |  |  |
| SER | SRCLK                      | SRCLR  | RCLK     | RCLR     | FUNCTION                                                                                              |  |  |  |  |  |  |  |  |  |
| Х   | X                          | L      | X        | Х        | Shift register is cleared.                                                                            |  |  |  |  |  |  |  |  |  |
| L   | 1                          | Н      | Х        | Х        | First stage of shift register goes low. Other stages store the data of previous stage, repectively.   |  |  |  |  |  |  |  |  |  |
| Н   | 1                          | Н      | Х        | X        | First stage of shift register goes high. Other stages store the data of previous stage, respectively. |  |  |  |  |  |  |  |  |  |
| L   | <b>1</b>                   | Н      | X        | Х        | Shift register state is not changed.                                                                  |  |  |  |  |  |  |  |  |  |
| Х   | X                          | X      | X        | L        | Storage register is cleared.                                                                          |  |  |  |  |  |  |  |  |  |
| Х   | Х                          | Х      | 1        | Н        | Shift register data is stored in the storage register.                                                |  |  |  |  |  |  |  |  |  |
| Х   | X                          | Х      | <b>1</b> | Н        | Storage register state is not changed.                                                                |  |  |  |  |  |  |  |  |  |

Product Folder Links: SN74LV594A

ibmit Document Feedback



# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The SN74LV594A is a low drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs.

#### 9.2 Typical Application



Figure 9-1. Typical Application Schematic

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so consider routing and load conditions to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- · Recommended input conditions:
  - Rise time and fall time specs. See (Δt/ΔV) in Section 6.3.
  - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in Section 6.3.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.
- · Recommended output conditions:
  - Load currents should not exceed 25 mA per output and 50 mA total for the part.
  - Outputs should not be pulled above V<sub>CC</sub>.

## 9.2.3 Application Curves



Figure 9-2. Switching Characteristics Comparison

#### 9.3 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the Section 6.3. Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F capacitor and if there are multiple  $V_{CC}$  terminals then TI recommends a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor for each power terminal. Multiple bypass capacitors can be paralleled to reject different frequencies of noise. Frequencies of 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close as possible to the power terminal for best results.

## 9.4 Layout

### 9.4.1 Layout Guidelines

When using multiple bit logic devices inputs should not ever float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only three of the four buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they

www.ti.com

will be tied to GND or V<sub>CC</sub> whichever make more sense or is more convenient. Floating outputs is generally acceptable, unless the part is a transceiver. If the transceiver has an output enable pin it will disable the outputs section of the part when asserted. This will not disable the input section of the I.O's so they also cannot float when disabled.

### 9.4.2 Layout Example



Figure 9-3. Layout Example



## 10 Device and Documentation Support

# 10.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 10.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 10.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 10.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: SN74LV594A

www.ti.com 16-Apr-2024

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| SN74LV594ABQBR   | ACTIVE     | WQFN         | BQB                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LV594A               | Samples |
| SN74LV594ADBR    | ACTIVE     | SSOP         | DB                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LV594A               | Samples |
| SN74LV594ADR     | ACTIVE     | SOIC         | D                  | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LV594A               | Samples |
| SN74LV594APWR    | ACTIVE     | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 125   | LV594A               | Samples |
| SN74LV594APWRG4  | ACTIVE     | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LV594A               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 16-Apr-2024

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LV594A:

Automotive: SN74LV594A-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



www.ti.com 30-May-2024

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LV594ABQBR  | WQFN            | BQB                | 16 | 3000 | 180.0                    | 12.4                     | 2.8        | 3.8        | 1.2        | 4.0        | 12.0      | Q1               |
| SN74LV594ADBR   | SSOP            | DB                 | 16 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN74LV594ADR    | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LV594APWR   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV594APWR   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV594APWRG4 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV594APWRG4 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 30-May-2024



### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LV594ABQBR  | WQFN         | BQB             | 16   | 3000 | 210.0       | 185.0      | 35.0        |
| SN74LV594ADBR   | SSOP         | DB              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV594ADR    | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| SN74LV594APWR   | TSSOP        | PW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74LV594APWR   | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV594APWRG4 | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV594APWRG4 | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

# D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-150.





NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



2.5 x 3.5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



**INSTRUMENTS** www.ti.com

PLASTIC QUAD FLAT PACK-NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated