### onsemi

### Dual 1-of-4 Decoder/ Demultiplexer

High-Performance Silicon-Gate CMOS

### MC74HC139A

The MC74HC139A is identical in pinout to the LS139. The device inputs are compatible with standard CMOS outputs; with pull-up resistors, they are compatible with LSTTL outputs.

This device consists of two independent 1-of-4 decoders, each of which decodes a two-bit Address to one-of-four active-low outputs. Active-low Selects are provided to facilitate the demultiplexing and cascading functions. The demultiplexing function is accomplished by using the Address inputs to select the desired device output, and utilizing the Select as a data input.

#### Features

- Output Drive Capability: 10 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 µA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements Defined by JEDEC Standard No. 7 A
- Chip Complexity: 100 FETs or 25 Equivalent Gates
- -Q Suffix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable\*
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant



| SELECT <sub>a</sub> | 1● | 16 | l v <sub>cc</sub>                     |
|---------------------|----|----|---------------------------------------|
| A0 <sub>a</sub> [   | 2  | 15 | SELECT <sub>b</sub>                   |
| A1 <sub>a</sub> [   | 3  | 14 | A0 <sub>b</sub>                       |
| Y0 <sub>a</sub> [   | 4  | 13 | ] <sub>АОь</sub><br>] А1 <sub>ь</sub> |
| Y1 <sub>a</sub>     | 5  | 12 | ] Y0 <sub>b</sub>                     |
| Y2 <sub>a</sub> L   | 6  | 11 | ] Y1 <sub>b</sub>                     |
| үз <sub>а</sub> [   | 7  | 10 | ] Y2 <sub>b</sub>                     |
| GND                 | 8  | 9  | ] үз <sub>ь</sub>                     |
|                     |    |    |                                       |

#### ORDERING INFORMATION

See detailed ordering and shipping information on page 6 of this data sheet.



#### FUNCTION TABLE

| Inputs |    |    | Outputs |    |    |    |
|--------|----|----|---------|----|----|----|
| Select | A1 | A0 | Y0      | Y1 | Y2 | Y3 |
| Н      | Х  | Х  | Н       | Н  | Н  | Н  |
| L      | L  | L  | L       | Н  | Н  | н  |
| L      | L  | Н  | н       | L  | Н  | н  |
| L      | Н  | L  | н       | Н  | L  | н  |
| L      | Н  | Н  | Н       | Н  | Н  | L  |

X = don't care

Figure 1. Logic Diagram

#### MAXIMUM RATINGS

| Symbol               | Parameter                                                                          | Value                                    | Unit                          |      |
|----------------------|------------------------------------------------------------------------------------|------------------------------------------|-------------------------------|------|
| V <sub>CC</sub>      | DC Supply Voltage                                                                  | -0.5 to +6.5                             | V                             |      |
| V <sub>IN</sub>      | DC Input Voltage                                                                   |                                          | –0.5 to V <sub>CC</sub> + 0.5 | V    |
| V <sub>OUT</sub>     | DC Output Voltage                                                                  |                                          | –0.5 to V <sub>CC</sub> + 0.5 | V    |
| I <sub>IN</sub>      | DC Input Current, per Pin                                                          |                                          | ±20                           | mA   |
| I <sub>OUT</sub>     | DC Output Current, per Pin                                                         |                                          | ±25                           | mA   |
| I <sub>CC</sub>      | DC Supply Current, V <sub>CC</sub> and GND Pins                                    |                                          | ±50                           | mA   |
| I <sub>IK</sub>      | Input Clamp Current (V <sub>IN</sub> < 0 or V <sub>IN</sub> > V <sub>CC</sub> )    |                                          | ±20                           | mA   |
| I <sub>OK</sub>      | Output Clamp Current (V <sub>OUT</sub> < 0 or V <sub>OUT</sub> > V <sub>CC</sub> ) |                                          | ±20                           | mA   |
| T <sub>STG</sub>     | Storage Temperature                                                                |                                          | –65 to +150                   | °C   |
| ΤL                   | Lead Temperature, 1 mm from Case for 10 Seconds                                    |                                          | 260                           | °C   |
| TJ                   | Junction Temperature Under Bias                                                    |                                          | ±150                          | °C   |
| $\theta_{JA}$        | Thermal Resistance (Note 1)                                                        | SOIC-16<br>QFN16<br>TSSOP-16             | 126<br>118<br>159             | °C/W |
| PD                   | Power Dissipation in Still Air at 25°C                                             | SOIC-16<br>QFN16<br>TSSOP-16             | 995<br>1062<br>787            | mW   |
| MSL                  | Moisture Sensitivity                                                               |                                          | Level 1                       | -    |
| F <sub>R</sub>       | Flammability Rating                                                                | Oxygen Index: 28 to 34                   | UL 94 V-0 @<br>0.125 in       | -    |
| $V_{ESD}$            | ESD Withstand Voltage (Note 2)                                                     | Human Body Model<br>Charged Device Model | 2000<br>1000                  | V    |
| I <sub>LATCHUP</sub> | Latchup Performance (Note 3)                                                       |                                          | ±100                          | mA   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

 Measured with minimum pad spacing on an FR4 board, using 76 mm-by-114 mm, 2-ounce copper trace no air flow per JESD51-7.
 HBM tested to EIA / JESD22-A114-A. CDM tested to JESD22-C101-A. JEDEC recommends that ESD qualification to EIA/JESD22-A115A (Machine Model) be discontinued. 3. Tested to EIA/JESD78 Class II.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                             | Parameter                                                                              | Min | Max                | Unit |
|------------------------------------|----------------------------------------------------------------------------------------|-----|--------------------|------|
| V <sub>CC</sub>                    | DC Supply Voltage                                                                      | 2.0 | 6.0                | V    |
| V <sub>IN</sub> , V <sub>OUT</sub> | DC Input Voltage, Output Voltage                                                       | 0   | V <sub>CC</sub>    | V    |
| T <sub>A</sub>                     | Operating Temperature, All Package Types                                               | -55 | +125               | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time $V_{CC} = 2.0$<br>(Figure 3) $V_{CC} = 4.5$<br>$V_{CC} = 6.0$ | V 0 | 1000<br>500<br>400 | ns   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

4. Unused inputs may not be left open. All inputs must be tied to a high-logic voltage level or a low-logic input voltage level.

#### **DC ELECTRICAL CHARACTERISTICS**

|                 |                                                   |                                                                                                                                                                                                        | Vcc               | Guaranteed Limit   |                    |                    |      |
|-----------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------|
| Symbol          | Parameter                                         | Test Conditions                                                                                                                                                                                        |                   | -55°C to 25°C      | ≤ <b>85°C</b>      | ≤ <b>125°C</b>     | Unit |
| V <sub>IH</sub> | Minimum High-Level Input<br>Voltage               | $V_{OUT}$ = 0.1 V or $V_{CC}$ – 0.1 V $ I_{OUT}  \le 20 \ \mu A$                                                                                                                                       | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | V    |
| V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage                | $V_{OUT}$ = 0.1 V or V <sub>CC</sub> – 0.1 V $ I_{OUT}  \le 20 \ \mu A$                                                                                                                                | 2.0<br>4.5<br>6.0 | 0.5<br>1.35<br>1.8 | 0.5<br>1.35<br>1.8 | 0.5<br>1.35<br>1.8 | V    |
| V <sub>OH</sub> | Minimum High-Level Output<br>Voltage              | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$ I_{OUT}  \le 20 \ \mu A$                                                                                                                                     | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | V    |
|                 |                                                   | $\begin{array}{ll} V_{IN} = V_{IH} \text{ or } V_{IL} & \left  \begin{matrix} I_{OUT} \end{matrix} \right  \leq 4.0 \text{ mA} \\ \left  I_{OUT} \end{matrix} \right  \leq 5.2 \text{ mA} \end{array}$ | 4.5<br>6.0        | 3.98<br>5.48       | 3.84<br>5.34       | 3.70<br>5.20       |      |
| V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage               | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$ I_{OUT}  \le 20 \ \mu A$                                                                                                                                     | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1  | V    |
|                 |                                                   | $\begin{array}{ll} V_{IN} = V_{IH} \text{ or } V_{IL} & \left  \begin{matrix} I_{OUT} \end{matrix} \right  \leq 4.0 \text{ mA} \\ \left  I_{OUT} \end{matrix} \right  \leq 5.2 \text{ mA} \end{array}$ | 4.5<br>6.0        | 0.26<br>0.26       | 0.33<br>0.33       | 0.40<br>0.40       |      |
| I <sub>IN</sub> | Maximum Input Leakage Cur-<br>rent                | V <sub>IN</sub> = V <sub>CC</sub> or GND                                                                                                                                                               | 6.0               | ±0.1               | ±1.0               | ±1.0               | μΑ   |
| I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | $V_{IN} = V_{CC}$ or GND<br>$I_{OUT} = 0 \ \mu A$                                                                                                                                                      | 6.0               | 4                  | 40                 | 160                | μΑ   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

#### **AC ELECTRICAL CHARACTERISTICS**

|                                        |                                                                     | V <sub>cc</sub>   | Guaranteed Limit |                 |                 |      |
|----------------------------------------|---------------------------------------------------------------------|-------------------|------------------|-----------------|-----------------|------|
| Symbol                                 | Parameter                                                           | V                 | –55°C to 25°C    | ≤ <b>85°C</b>   | ≤ <b>125°C</b>  | Unit |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Select to Output Y<br>(Figures 2 and 3)  | 2.0<br>4.5<br>6.0 | 115<br>23<br>20  | 145<br>29<br>25 | 175<br>35<br>30 | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Input A to Output Y<br>(Figures 2 and 4) | 2.0<br>4.5<br>6.0 | 115<br>23<br>20  | 145<br>29<br>25 | 175<br>35<br>30 | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output<br>(Figures 2 and 3)     | 2.0<br>4.5<br>6.0 | 75<br>15<br>13   | 95<br>19<br>16  | 110<br>22<br>19 | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                           | -                 | 10               | 10              | 10              | pF   |

|                 |                                                      | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|-----------------|------------------------------------------------------|-----------------------------------------|----|
| C <sub>PD</sub> | Power Dissipation Capacitance (Per Decoder) (Note 5) | 55                                      | pF |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 5. Used to determine the no-load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .

#### SWITCHING WAVEFORMS AND TEST CIRCUIT



| Test                                | Switch Position | CL    | RL   |
|-------------------------------------|-----------------|-------|------|
| t <sub>PLH</sub> / t <sub>PHL</sub> | Open            | 50 pF | 1 kΩ |
| t <sub>PLZ</sub> / t <sub>PZL</sub> | V <sub>CC</sub> |       |      |
| t <sub>PHZ</sub> / t <sub>PZH</sub> | GND             |       |      |

\*CL Includes probe and jig capacitance

#### Figure 2. Test Circuit



Figure 3. Switching Waveform





#### **PIN DESCRIPTIONS**

#### ADDRESS INPUTS

#### A0a, A1a, A0b, A1b (Pins 2, 3, 14, 13)

Address inputs. These inputs, when the respective 1–of–4 decoder is enabled, determine which of its four active–low outputs is selected.

#### **CONTROL INPUTS**

#### Select<sub>a</sub>, Select<sub>b</sub> (Pins 1, 15)

Active-low select inputs. For a low level on this input, the outputs for that particular decoder follow the Address

inputs. A high level on this input forces all outputs to a high level.

#### OUTPUTS

#### Y0<sub>a</sub> - Y3<sub>a</sub>, Y0<sub>b</sub> - Y3<sub>b</sub> (Pins 4 - 7, 12, 11, 10, 9)

Active-low outputs. These outputs assume a low level when addressed and the appropriate Select input is active. These outputs remain high when not addressed or the appropriate Select input is inactive.



Figure 5. Expanded Logic Diagram (1/2 of Device)

#### **ORDERING INFORMATION**

| Device             | Marking    | Package  | Shipping <sup>†</sup> |
|--------------------|------------|----------|-----------------------|
| MC74HC139ADR2G     | HC139AG    | SOIC-16  | 2500 / Tape & Reel    |
| MC74HC139ADR2G-Q*  | HC139AG    | SOIC-16  | 2500 / Tape & Reel    |
| MC74HC139ADTR2G    | HC<br>139A | TSSOP-16 | 2500 / Tape & Reel    |
| MC74HC139ADTR2G-Q* | HC<br>139A | TSSOP-16 | 2500 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
 \*-Q Suffix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP

Capable.

#### PACKAGE DIMENSIONS



CONTRACTOR OF CO

\*For additional information on our Pb–Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

0.60

# . esteric

SOIC-16 9.90x3.90x1.50 1.27P CASE 751B ISSUE L

#### DATE 29 MAY 2024

DURSEM

NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2018.
- 2. DIMENSION IN MILLIMETERS. ANGLE IN DEGREES.
- 3. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD PROTRUSION.
- 4. MAXIMUM MOLD PROTRUSION 0.15mm PER SIDE.
- DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127mm TOTAL IN EXCESS OF THE b DIMENSION AT MAXIMUM MATERIAL CONDITION.







| DIM     | MIN      | NOM      | MAX      |
|---------|----------|----------|----------|
| A       | 1.35     | 1.55     | 1.75     |
| A1      | 0.00     | 0.05     | 0.10     |
| A2      | 1.35     | 1.50     | 1.65     |
| b       | 0.35     | 0.42     | 0.49     |
| с       | 0.19     | 0.22     | 0.25     |
| D       |          | 9.90 BSC |          |
| E       |          | 6.00 BSC |          |
| E1      |          | 3.90 BSC |          |
| е       |          | 1.27 BSC |          |
| h       | 0.25     | 0.50     |          |
| L       | 0.40     | 0.83     | 1.25     |
| L1      |          | 1.05 REF |          |
| Θ       | 0.       |          | 7'       |
| TOLERAN | CE OF FC | RM AND   | POSITION |
| aaa     |          | 0.10     |          |
| bbb     |          | 0.20     |          |
| ccc     |          | 0.10     |          |
| ddd     |          | 0.25     |          |
| eee     |          | 0.10     |          |
|         |          |          |          |

MILLIMETERS



| DOCUMENT NUMBER: | 98ASB42566B              | BASB42566B Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |  |  |
|------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| DESCRIPTION:     | SOIC-16 9.90X3.90X1.50 1 | SOIC-16 9.90X3.90X1.50 1.27P                                                                                                                                                                |  |  |  |  |
|                  |                          |                                                                                                                                                                                             |  |  |  |  |

onsemi and OTISETTIL are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights of others.

## onsemi

#### SOIC-16 9.90x3.90x1.50 1.27P CASE 751B ISSUE L

DATE 29 MAY 2024

#### GENERIC MARKING DIAGRAM\*

| 16 | F      | A  | H   | A  | H   | A  | A  | A |   |
|----|--------|----|-----|----|-----|----|----|---|---|
|    |        | XX |     |    |     |    |    |   |   |
|    |        | XX | XX) | XX | XX) | XX | XX | X |   |
|    | AWLYWW |    |     |    |     |    |    |   |   |
| 1  | Ŧ      | H  | H   | H  | H   | H  | H  | Ŧ | I |

XXXXX = Specific Device Code

A = Assembly Location

- WL = Wafer Lot
- Y = Year
- WW = Work Week
- G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| STYLE 1: |               | STYLE 2: |               | STYLE 3: |                     | STYLE 4: |                   |
|----------|---------------|----------|---------------|----------|---------------------|----------|-------------------|
| PIN 1.   | COLLECTOR     | PIN 1.   | CATHODE       | PIN 1.   |                     | PIN 1.   | COLLECTOR, DYE #1 |
| 2.       | BASE          | 2.       | ANODE         | 2.       | BASE, #1            | 2.       |                   |
| 3.       | EMITTER       | 3.       | NO CONNECTION | 3.       | EMITTER, #1         | 3.       |                   |
| 4.       | NO CONNECTION | 4.       | CATHODE       | 4.       |                     | 4.       |                   |
| 5.       | EMITTER       | 5.       | CATHODE       | 5.       | COLLECTOR, #2       | 5.       |                   |
| 6.       | BASE          | 6.       | NO CONNECTION | 6.       | BASE, #2            | 6.       |                   |
| 7.       | COLLECTOR     | 7.       | ANODE         | 7.       | EMITTER, #2         | 7.       |                   |
| 8.       | COLLECTOR     | 8.       | CATHODE       | 8.       | COLLECTOR, #2       | 8.       | COLLECTOR, #4     |
| 9.       | BASE          | 9.       | CATHODE       | 9.       | COLLECTOR, #3       | 9.       | BASE, #4          |
| 10.      | EMITTER       | 10.      | ANODE         | 10.      | BASE, #3            | 10.      | EMITTER, #4       |
| 11.      | NO CONNECTION | 11.      | NO CONNECTION | 11.      | EMITTER, #3         | 11.      | BASE, #3          |
| 12.      | EMITTER       | 12.      | CATHODE       | 12.      | COLLECTOR, #3       | 12.      | EMITTER, #3       |
| 13.      | BASE          | 13.      | CATHODE       | 13.      | COLLECTOR, #4       | 13.      | BASE, #2          |
| 14.      | COLLECTOR     | 14.      | NO CONNECTION | 14.      | BASE, #4            | 14.      | EMITTER, #2       |
| 15.      | EMITTER       | 15.      | ANODE         | 15.      | EMITTER, #4         | 15.      | BASE, #1          |
| 16.      | COLLECTOR     | 16.      | CATHODE       | 16.      | COLLECTOR, #4       | 16.      | EMITTER, #1       |
|          |               |          |               |          |                     |          |                   |
| STYLE 5: |               | STYLE 6: |               | STYLE 7: |                     |          |                   |
| PIN 1.   | DRAIN, DYE #1 | PIN 1.   | CATHODE       | PIN 1.   | SOURCE N-CH         |          |                   |
| 2.       | DRAIN, #1     | 2.       | CATHODE       | 2.       | COMMON DRAIN (OUTPU | T)       |                   |
| 3.       | DRAIN, #2     | 3.       | CATHODE       | 3.       | COMMON DRAIN (OUTPU | Τ)       |                   |
| 4.       | DRAIN, #2     | 4.       | CATHODE       | 4.       | GATE P-CH           |          |                   |
| 5.       | DRAIN, #3     | 5.       | CATHODE       | 5.       | COMMON DRAIN (OUTPU | Τ)       |                   |
| 6.       | DRAIN, #3     | 6.       | CATHODE       | 6.       | COMMON DRAIN (OUTPU | T)       |                   |
| 7.       | DRAIN, #4     | 7.       | CATHODE       | 7.       | COMMON DRAIN (OUTPU | T)       |                   |
| 8.       | DRAIN, #4     | 8.       | CATHODE       | 8.       | SOURCE P-CH         |          |                   |
| 9.       | GATE, #4      | 9.       | ANODE         | 9.       | SOURCE P-CH         |          |                   |
| 10.      | SOURCE, #4    | 10.      | ANODE         | 10.      | COMMON DRAIN (OUTPU | Τ)       |                   |
| 11.      | GATE, #3      | 11.      | ANODE         | 11.      | COMMON DRAIN (OUTPU | T)       |                   |
| 12.      | SOURCE, #3    | 12.      | ANODE         | 12.      |                     | Τ)       |                   |
| 13.      | GATE, #2      |          | ANODE         | 13.      |                     |          |                   |
| 14.      | SOURCE, #2    | 14.      | ANODE         | 14.      |                     |          |                   |
| 15.      | GATE, #1      | 15.      | ANODE         | 15.      | COMMON DRAIN (OUTPU | T)       |                   |
| 16.      | SOURCE, #1    | 16.      | ANODE         | 16.      | SOURCE N-CH         |          |                   |

| DOCUMENT NUMBER:                                                                                                                                                         | 98ASB42566B Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|--|
| DESCRIPTION:                                                                                                                                                             | SOIC-16 9.90X3.90X1.50 1                                                                                                                                                                      | PAGE 2 OF 2 |  |  |  |  |  |
| onsemi and ONSEMi are trademarks of Semiconductor Components Industries. LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves |                                                                                                                                                                                               |             |  |  |  |  |  |

the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights of others.

#### MECHANICAL CASE OUTLINE PACKAGE DIMENSIONS

## onsemí



\*For additional information on our Pb-Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

 
 DOCUMENT NUMBER:
 98ASH70247A
 Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.

 DESCRIPTION:
 TSSOP-16
 PAGE 1 OF 1

 onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>