TPS2550, TPS2551 SLVS736C - FEBRUARY 2008 - REVISED OCTOBER 2023 # TPS255x Adjustable Current-Limited Power-Distribution Switches #### 1 Features - Adjustable current-limit, 100 mA-1100 mA - Fast overcurrent response 2 µS typical - 94-mΩ high-side MOSFET (DBV package) - Reverse input-output voltage protection - Operating range: 2.5 V to 6.5 V - Deglitched fault report - 1-µA maximum standby supply current - Junction temperature range: -40°C to 125°C - Built-in soft-start - 15 kV ESD protection (with external capacitance) - UL listed file No. E169910 - Current-limit resistor calculator SLVC163 ## 2 Applications - **USB Ports/Hubs** - Cell phones - Laptops - **Heavy Capacitive Loads** - Reverse-Voltage Protection ## 3 Description The TPS2550/51 power-distribution switch is intended applications where heavy capacitive loads and short-circuits are likely to be encountered, incorporating a 100-m $\Omega$ , N-channel MOSFET in a single package. The current-limit threshold is user adjustable between 100 mA and 1.1 A via an external resistor. The power-switch rise and fall times are controlled to minimize current surges during switching. The device limits the output current to a desired level by switching into a constant-current mode when the output load exceeds the current-limit threshold or a short is present. An internal reverse-voltage detection comparator disables the power-switch in the event that the output voltage is driven higher than the input to protect devices on the input side of the switch. The FAULT logic output asserts low during both overcurrent and reverse-voltage conditions. #### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM) | | | |-------------|------------------------|-------------------|--|--| | TPS255x | SOT-23 (6) | 2.90 mm × 1.60 mm | | | | P5255X | WSON (6) | 2.00 mm × 2.00 mm | | | For all available packages, see the orderable addendum at the end of the data sheet. \* USB Requirement that downstream-facing ports are bypassed with at least 120 µF per hub Figure 3-1. Typical Application as USB Power Switch # **Table of Contents** | 1 Features | 1 | 9.2 Functional Block Diagram | 12 | |--------------------------------------|----------|------------------------------------------------------|-----------------| | 2 Applications | 1 | 9.3 Feature Description | 12 | | 3 Description | 1 | 9.4 Programming | | | 4 Revision History | | 10 Application and Implementation | | | 5 Device Comparison Table | 3 | 10.1 Application Information | 15 | | 6 Pin Configuration and Functions | | 10.2 Typical Applications | | | 7 Specifications | 5 | 10.3 Power Supply Recommendations | | | 7.1 Absolute Maximum Ratings | | 10.4 Layout | 20 | | 7.2 ESD Ratings | <u>5</u> | 11 Device and Documentation Support | 22 | | 7.3 Recommended Operating Conditions | 6 | 11.1 Receiving Notification of Documentation Updates | <mark>22</mark> | | 7.4 Thermal Information | 6 | 11.2 Support Resources | 22 | | 7.5 Electrical Characteristics | 6 | 11.3 Trademarks | 22 | | 7.6 Typical Characteristics | 8 | 11.4 Electrostatic Discharge Caution | 22 | | 8 Parameter Measurement Information | | 11.5 Glossary | | | 9 Detailed Description | 12 | 12 Mechanical, Packaging, and Orderable | | | 9.1 Overview | 12 | Information | 23 | | | | | | # **4 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | С | hanges from Revision B (November 2008) to Revision C (October 2023) | Page | |---|---------------------------------------------------------------------------------------------------------|------| | • | Added GPN to beginning of title | 0 | | • | Updated the numbering format for tables, figures, and cross-references throughout the document | 1 | | • | Changed the high-side MOSFET resistance to 94-mΩ | 1 | | • | Moved the Device Comparison table | 1 | | • | Added a Package Information table, and removed the General Switch Catalog table | 1 | | • | Changed this section title to "Device Comparison Table" and reorganized so that it follows the Revision | | | | History section | 3 | | • | Changed this section title to "Pin Configuration and Functions", and added a pinout drawing before the | Pin | | | Functions table | 4 | | • | Updated the "ESD content" and the mark message | 5 | | • | Added "ESD Ratings" section | | | • | Moved topic to follow the ESD Ratings section | | | • | | | | • | | | | • | Added "Functional Block Diagram" section | 12 | | | Added "Device Functional Modes" section | | | | Added the "Design Requirements" section | | | • | Added "Power Supply Recommendations" section | 19 | | | Added "Layout" section | | | | | | # **5 Device Comparison Table** | DEVICE | AMBIENT<br>TEMPERATURE <sup>(1)</sup> | ENABLE | SON <sup>(2)</sup><br>(DRV) | SOT23 <sup>(2)</sup><br>(DBV) | RECOMMENDED MAXIMUM CONTINUOUS LOAD CURRENT | |---------|---------------------------------------|-------------|-----------------------------|-------------------------------|---------------------------------------------| | TPS2550 | -40°C to 85°C | Active low | TPS2550DRV | TPS2550DBV | 1.1 A | | TPS2551 | -40 C to 65 C | Active high | TPS2551DRV | TPS2551DBV | 1.1 A | <sup>(1)</sup> Maximum ambient temperature is a function of device junction temperature and system level considerations, such as power dissipation and board layout. See dissipation rating table and recommended operating conditions for specific information related to these devices. <sup>(2)</sup> Add an R suffix to the device type for tape and reel. # **6 Pin Configuration and Functions** EN = Active Low for the TPS2550 EN = Active High for the TPS2551 **Table 6-1. Pin Functions** | | | PIN | | | | | |-----------|------------|------------|------------|------------|-----|-----------------------------------------------------------------------------------------------------------------------| | NAME | TPS2550DBV | TPS2551DBV | TPS2550DRV | TPS2551DRV | I/O | DESCRIPTION | | ĒN | 3 | _ | 4 | _ | ı | Enable input, logic low turns on power switch | | EN | _ | 3 | _ | 4 | I | Enable input, logic high turns on power switch | | GND | 2 | 2 | 5 | 5 | | Connect ground connection externally to POWER PAD | | IN | 1 | 1 | 6 | 6 | I | Input voltage; connect a 0.1 µF or greater ceramic capacitor from IN to GND as close to the IC as possible. | | FAULT | 4 | 4 | 3 | 3 | 0 | Active-low open-drain output, asserted during overcurrent, overtemperature, or reverse-voltage conditions. | | OUT | 6 | 6 | 1 | 1 | 0 | Power-switch output | | ILIM | 5 | 5 | 2 | 2 | I | External resistor used to set current-limit threshold; recommended 14.3 k $\Omega \le R_{ILIM} \le 80.6$ k $\Omega$ . | | PowerPAD™ | - | _ | PAD | PAD | | Internally connected to GND; used to heat-sink the part to the circuit board traces, connect to GND pin. | # 7 Specifications ## 7.1 Absolute Maximum Ratings over operating free-air temperature range unless otherwise noted(1) (2) | | | VALUE | UNIT | |------------------|--------------------------------------------------------------|---------------------------------|------| | | Voltage range on IN, OUT, EN or EN, ILIM, FAULT | -0.3 to 7 | V | | | Voltage range from IN to OUT | –7 to 7 | V | | I <sub>OUT</sub> | Continuous output current | Internally limited | | | | Continuous total power dissipation | See "Thermal Information Table" | | | | FAULT sink current | 25 | mA | | | ILIM source current | 1 | mA | | TJ | Maximum junction temperature | -40 to 150 | °C | | T <sub>Sgt</sub> | Storage temperature | -65 to 150 | °C | | | Lead temperature 1,6 mm (1/16-inch) from case for 10 seconds | 300 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ## 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> Voltages are referenced to GND unless otherwise noted. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 7.3 Recommended Operating Conditions | | | | | MIN | MAX | UNIT | |---------------------|-----------------------------------------|-------------|--|------|------|------| | V <sub>IN</sub> | Input voltage, IN | | | 2.5 | 6.5 | V | | V <sub>EN</sub> | Enable voltage | TPS2550 | | 0 | 6.5 | V | | V <sub>/EN</sub> | Enable voltage | TPS2551 | | 0 | 6.5 | V | | I <sub>OUT</sub> | Continuous output current, OUT | | | 0 | 1.1 | Α | | R <sub>ILIM</sub> | Current-limit set resistor from ILIM to | GND | | 14.3 | 80.6 | kΩ | | I <sub>/FAULT</sub> | FAULT sink current | | | 0 | 10 | mA | | T <sub>J</sub> | Operating virtual junction temperatur | e DRV & DBV | | -40 | 125 | °C | #### 7.4 Thermal Information | BOARD | PACKAGE | THERMAL<br>RESISTANCE<br>θ <sub>JA</sub> | THERMAL<br>RESISTANCE<br>$\theta_{JC}$ | T <sub>A</sub> ≤ 25°C<br>POWER<br>RATING | DERATING<br>FACTOR<br>ABOVE<br>T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER<br>RATING | T <sub>A</sub> = 85°C<br>POWER<br>RATING | T <sub>A</sub> = 110°C<br>POWER<br>RATING | |-----------------------|---------|------------------------------------------|----------------------------------------|------------------------------------------|------------------------------------------------------|------------------------------------------|------------------------------------------|-------------------------------------------| | Low-K <sup>(1)</sup> | DBV | 350°C/W | 55°C/W | 285 mW | 2.85 mW/°C | 155 mW | 114 mW | 42 mW | | High-K <sup>(2)</sup> | DBV | 160°C/W | 55°C/W | 625 mW | 6.25 mW/°C | 340 mW | 250 mW | 93 mW | | Low-K <sup>(1)</sup> | DRV | 140°C/W | 20°C/W | 715 mW | 7.1 mW/°C | 395 mW | 285 mW | 107 mW | | High-K <sup>(2)</sup> | DRV | 75°C/W | 20°C/W | 1330 mW | 13.3 mW/°C | 730 mW | 530 mW | 200 mW | <sup>1)</sup> The JEDEC low-K (1s) board used to derive this data was a 3in × 3in, two-layer board with 2-ounce copper traces on top of the board. #### 7.5 Electrical Characteristics over recommended operating junction temperature range, 2.5 V $\leq$ V<sub>IN</sub> $\leq$ 6.5 V, R<sub>ILIM</sub> = 14.3 k $\Omega$ , V<sub>/EN</sub> = 0 V, or V<sub>EN</sub> = 5.0 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS <sup>(1)</sup> | | | MIN | TYP | MAX | UNIT | |---------------------|--------------------------------------------|---------------------------------------------------|-----------------------------------------------|-----------------------------------|------|------|------|------------------------| | POWER | SWITCH | | | | • | | | | | | | DBV package, T <sub>J</sub> = 25 | °C | | | 94 | 100 | | | | | DBV package, –40 °C | ≤T <sub>J</sub> ≤125 °C | | | , | 140 | | | r <sub>DS(on)</sub> | Static drain-source on-state resistance | DRV package, T <sub>J</sub> = 25 | °C | | | 100 | 115 | $\boldsymbol{m}\Omega$ | | | | DRV package, –40 °C | ≤T <sub>J</sub> ≤105 °C | | | | 145 | | | | | DRV package, –40 °C | ≤T <sub>J</sub> ≤125 °C | | | | 150 | | | | 5 | V <sub>IN</sub> = 6.5 V | | | | 1.0 | 1.5 | | | t <sub>r</sub> | Rise time, output | V <sub>IN</sub> = 2.5 V | C <sub>L</sub> = 1 μF, R <sub>L</sub> = 100 Ω | Ω. | | 0.65 | 1.0 | | | | | V <sub>IN</sub> = 6.5 V | (see Figure 8-1) | -, | 0.2 | | 0.5 | ms | | t <sub>f</sub> | Fall time, output | V <sub>IN</sub> = 2.5 V | | | 0.2 | | 0.5 | | | ENABL | E INPUT EN OR EN | 1 | 1 | | | | | | | V <sub>IH</sub> | High-level input voltage | | | | 1.1 | | | | | V <sub>IL</sub> | Low-level input voltage | | | | | | 0.66 | V | | I <sub>EN</sub> | Input current | $V_{EN} = 0 \text{ V or } 6.5 \text{ V, } V_{/E}$ | <sub>N</sub> = 0 V or 6.5 V | | -0.5 | , | 0.5 | μA | | t <sub>on</sub> | Turnon time | 0 1 5 5 100 0 | / F: 0.4) | | | | 3 | ms | | t <sub>off</sub> | Turnoff time | $C_L = 1 \mu F, R_L = 100 \Omega,$ | (see Figure 8-1) | | | , | 3 | ms | | CURRE | NT LIMIT | , | | | | , | | | | | | | | $R_{ILIM} = 80.6 \text{ k}\Omega$ | 160 | 265 | 350 | | | Ios | Short-circuit current, OUT connected to GN | D | | $R_{ILIM} = 38.3 \text{ k}\Omega$ | 350 | 550 | 700 | | | | | | | $R_{ILIM} = 15 k\Omega$ | 1100 | 1450 | 1700 | | | | | | | R <sub>ILIM</sub> = 80.6 kΩ | 340 | 365 | 390 | mA | | loc | Current-limit threshold (Maximum DC output | | | R <sub>ILIM</sub> = 38.3 kΩ | 670 | 715 | 755 | 1 | | | | | | $R_{ILIM} = 15 k\Omega$ | 1600 | 1700 | 1800 | | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated <sup>(2)</sup> The JEDEC high-K (2s2p) board used to derive this data was a 3in × 3in, multilayer board with 1-ounce internal power and ground planes and 2-ounce copper traces on top and bottom of the board. ## 7.5 Electrical Characteristics (continued) over recommended operating junction temperature range, 2.5 V $\leq$ V<sub>IN</sub> $\leq$ 6.5 V, R<sub>ILIM</sub> = 14.3 k $\Omega$ , V<sub>/EN</sub> = 0 V, or V<sub>EN</sub> = 5.0 V (unless otherwise noted) | unies | s otherwise noted) | | | MIN | TYP | | | |---------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----|------|------|------| | | PARAMETER | TEST CONDITIONS <sup>(1)</sup> | TEST CONDITIONS(1) | | | MAX | UNIT | | t <sub>IOS</sub> | Response time to short circuit | V <sub>IN</sub> = 5.0 V (see Figure 8-2) | | | 2 | | μs | | REVER | SE-VOLTAGE PROTECTION | | | | | | | | | Reverse-voltage comparator trip point $(V_{OUT} - V_{IN})$ | | | 95 | 135 | 190 | mV | | | Time from reverse-voltage condition to MOSFET turn off | V <sub>IN</sub> = 5.0 V | | 3 | 5 | 7 | ms | | SUPPL | Y CURRENT | | | | | ' | | | I <sub>IN_off</sub> | Supply current, low-level output | $V_{IN}$ = 6.5 V, No load on OUT, V $_{\overline{EN}}$ = 6.5 V or V $R_{ILIM}$ $\leq$ 80.6 k $\Omega$ | $t_{\rm EN} = 0 \text{ V}, 14.3 \text{ k}\Omega \le$ | | 0.1 | 1 | μA | | | | $V_{IN}$ = 6.5 V, No load on OUT, V $_{\overline{EN}}$ = 0 V or | R <sub>ILIM</sub> = 15 kΩ | | | 150 | μA | | I <sub>IN_on</sub> | Supply current, high-level output | V <sub>EN</sub> = 6.5 V | R <sub>ILIM</sub> = 80.6 kΩ | | | 130 | μA | | I <sub>REV</sub> | Reverse leakage current | V <sub>OUT</sub> = 6.5 V, V <sub>IN</sub> = 0 V | T <sub>J</sub> = 25 °C | | 0.01 | 1 | μA | | UNDER | VOLTAGE LOCKOUT | | | | | ' | | | V <sub>UVLO</sub> | Low-level input voltage, IN | V <sub>IN</sub> rising | | | 2.35 | 2.45 | V | | | Hysteresis, IN | T <sub>J</sub> = 25 °C | | | 25 | | mV | | FAULT | FLAG | | | | | ' | | | V <sub>OL</sub> | Output low voltage, FAULT | I <sub>/FAULT</sub> = 1 mA | | | | 180 | mV | | | Off-state leakage | V <sub>/FAULT</sub> = 6.5 V | | | | 1 | μA | | | FAULT deglitch | FAULT assertion or de-assertion due to overcu | rrent condition | 5 | 7.5 | 10 | ms | | | FAOLI degilich | FAULT assertion or de-assertion due to reverse-voltage condition | | 2 | 4 | 6 | ms | | THERM | IAL SHUTDOWN | | | | | ' | | | | Thermal shutdown threshold | | | 155 | | | °C | | | Thermal shutdown threshold in current-limit | | | 135 | | | °C | | | Hysteresis | | | | 15 | | °C | | | | | | | | | | <sup>(1)</sup> Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately. ## 7.6 Typical Characteristics Figure 7-7. Short-Circuit to No-Load Recovery Response t - Time - 2 ms/div Figure 7-8. No Load to 1Ω Transient Response Figure 7-9. $1\Omega$ to No Load Transient Response Figure 7-10. Reverse-Voltage Protection Response Figure 7-11. Reverse-Voltage Protection Recovery Figure 7-12. UVLO – Undervoltage Lockout – V ## **8 Parameter Measurement Information** VOLTAGE WAVEFORMS Figure 8-1. Test Circuit and Voltage Waveforms Figure 8-2. Response Time to Short-Circuit Waveform Figure 8-3. Output Voltage vs. Current-Limit Threshold ## 9 Detailed Description #### 9.1 Overview The TPS2550/51 are current-limited, power distribution switches using N-channel MOSFETs for applications where short-circuits or heavy capacitive loads are encountered. These devices allow the user to program the current-limit threshold between 100 mA and 1.1 A via an external resistor. Additional device shutdown features include overtemperature protection and reverse-voltage protection. The device incorporates an internal charge pump and gate drive circuitry necessary to drive the N-channel MOSFET. The charge pump supplies power to the driver circuit and provides the necessary voltage to pull the gate of the MOSFET above the source. The charge pump operates from input voltages as low as 2.5 V and requires little supply current. The driver controls the gate voltage of the power switch. The driver incorporates circuitry that controls the rise and fall times of the output voltage to limit large current and voltage surges and provide built-in soft-start functionality. ## 9.2 Functional Block Diagram #### 9.3 Feature Description ## 9.3.1 Overcurrent The TPS2550/51 responds to an overcurrent condition by limiting its output current to the $I_{OC}$ and $I_{OS}$ levels shown in Figure 9-1. Three response profiles are possible depending on the loading conditions and are summarized in Figure 8-3. One response profile occurs if the TPS2550/51 is enabled into a short-circuit. The output voltage is held near zero potential with respect to ground and the TPS2550/51 ramps the output current to $I_{OS}$ (see Figure 7-3). A second response profile occurs if a short is applied to the output after the TPS2550/51 is enabled. The device responds to the overcurrent condition within time $t_{IOS}$ (see Figure 8-2). The current-sense amplifier is over-driven during this time and momentarily disables the internal current-limit MOSFET. The current-sense amplifier gradually recovers and limits the output current to $l_{OS}$ . A third response profile occurs if the load current gradually increases. The device first limits the load current to $I_{OC}$ . If the load demands a current greater than $I_{OC}$ , the TPS2550/51 folds back the current to $I_{OS}$ and the output voltage decreases to $I_{OS}$ x $R_{LOAD}$ for a resistive load, which is shown in Figure 8-3. The TPS2550/51 thermal cycles if an overload condition is present long enough to activate thermal limiting in any of the above cases. The device turns off when the junction temperature exceeds 135°C (typ). The device remains off until the junction temperature cools 15°C (typ) and then restarts. The TPS2550/51 cycles on/off until the overload is removed (see Figure 7-5 and Figure 7-7). #### 9.3.2 Reverse-Voltage Protection The reverse-voltage protection feature turns off the N-channel MOSFET whenever the output voltage exceeds the input voltage by 135 mV (typical) for 4-ms. This feature prevents damage to devices on the input side of the TPS2550/51 by preventing significant current from sinking into the input capacitance. The N-channel MOSFET is allowed to turn-on once the output voltage goes below the input voltage for the same 4-ms deglitch time. The reverse-voltage comparator also asserts the FAULT output (active-low) after 4-ms. ### 9.3.3 FAULT Response The FAULT open-drain output is asserted (active low) during an overcurrent, overtemperature or reverse-voltage condition. The output remains asserted until the fault condition is removed. The TPS2550/51 is designed to eliminate false FAULT reporting by using an internal delay "deglitch" circuit for overcurrent (7.5-ms) and reverse-voltage (4-ms) conditions without the need for external circuitry. This "deglitch" circuit ensures that FAULT is not accidentally asserted due to normal operation such as starting into a heavy capacitive load. The deglitch circuitry delays entering and leaving fault conditions. Overtemperature conditions are not deglitched and assert the FAULT signal immediately. #### 9.3.4 Undervoltage Lockout (UVLO) The undervoltage lockout (UVLO) circuit disables the power switch until the input voltage reaches the UVLO turn-on threshold. Built-in hysteresis prevents unwanted on/off cycling due to input voltage drop from large current surges. #### **9.3.5 ENABLE ( EN or EN**) The logic enable controls the power switch, bias for the charge pump, driver, and other circuits to reduce the supply current. The supply current is reduced to less than 1- $\mu$ A when a logic high is present on $\overline{EN}$ or when a logic low is present on EN. A logic low input on $\overline{EN}$ or a logic high input on EN enables the driver, control circuits, and power switch. The enable input is compatible with both TTL and CMOS logic levels. #### 9.3.6 Thermal Sense The TPS2550/51 protects itself with two independent thermal sensing circuits that monitor the operating temperature of the power-switch and disables operation if the temperature exceeds recommended operating conditions. The device operates in constant-current mode during an overcurrent conditions, which increases the voltage drop across power-switch. The power dissipation in the package is proportional to the voltage drop across the power-switch, so the junction temperature rises during an overcurrent condition. The first thermal sensor turns off the power-switch when the die temperature exceeds 135°C and the part is in current limit. The second thermal sensor turns off the power-switch when the die temperature exceeds 155°C regardless of whether the power-switch is in current limit. Hysteresis is built into both thermal sensors, and the switch turns on after the device has cooled approximately 15°C. The switch continues to cycle off and on until the fault is removed. The open-drain false reporting output FAULT is asserted (active low) immediately during an overtemperature shutdown condition. #### 9.3.7 Device Functional Modes There are no other functional modes. #### 9.4 Programming #### 9.4.1 Programming the Current-Limit Threshold The overcurrent threshold is user programmable via an external resistor. Many applications require that the minimum current-limit is above a certain current level or that the maximum current-limit is below a certain current level, so it is important to consider the tolerance of the overcurrent threshold when selecting a value for $R_{\rm ILIM}$ . The following equations and Figure 9-1 can be used to calculate the resulting overcurrent threshold for a given external resistor value $\$_{\rm ILIM}$ ). Figure 9-1 includes current-limit tolerance due to variations caused by temperature and process. To reduce parasitic effects on the current-limit accuracy, make the traces routing the $R_{\rm ILIM}$ resistor to the TPS2550/51 as short as possible. There are two important current-limit thresholds for the device and are related by Figure 8-3. The first threshold is the short-circuit current threshold $I_{OS}$ . $I_{OS}$ is the current delivered to the load if the part is enabled into a short-circuit or a short-circuit is applied during normal operation. The second threshold is the overcurrent threshold $I_{OC}$ . $I_{OC}$ is the peak DC current that can be delivered to the load before the device begins to limit current. $I_{OC}$ is important if ramped loads or slow transients are common to the application. It is important to consider both $I_{OS}$ and $I_{OC}$ when choosing $R_{ILIM}$ . $R_{ILIM}$ can be selected to provide a current-limit threshold that occurs 1) above a minimum load current or 2) below a maximum load current. To design above a minimum current-limit threshold, find the intersection of $R_{ILIM}$ and the maximum desired load current on the $I_{OS(min)}$ curve and choose a value of $R_{ILIM}$ below this value. Programming the current-limit above a minimum threshold is important to ensure start-up into full-load or heavy capacitive loads. The resulting maximum DC load current is the intersection of the selected value of $R_{ILIM}$ and the $I_{OC(max)}$ curve. To design below a maximum DC current level, find the intersection of $R_{ILIM}$ and the maximum desired load current on the $I_{OC(max)}$ curve and choose a value of $R_{ILIM}$ above this value. Programming the current-limit below a maximum threshold is important to avoid current-limiting upstream power supplies causing the input voltage bus to droop. The resulting minimum short-circuit current is the intersection of the selected value of $R_{ILIM}$ and the $I_{OS(min)}$ curve. #### Overcurrent Threshold Equations (I<sub>OC</sub>): - $I_{OC(max)}$ (mA) = (24500 V) / (R<sub>ILIM</sub> k $\Omega$ ) $^{0.975}$ + 50 - $I_{OC(typ)}(mA) = (23800 \text{ V}) / (R_{ILIM} k\Omega)^{0.985} + 50$ - $I_{OC(min)}$ (mA) = (23100 V) / ( $R_{ILIM}$ k $\Omega$ ) $^{0.996}$ + 50 #### Short-Circuit Current Equations (IOS): - $I_{OS(max)}$ (mA) = (25500 V) / ( $R_{ILIM}$ k $\Omega$ ) <sup>1.013</sup> + 50 - $I_{OS(typ)}$ (mA) = (28700 V) / ( $R_{ILIM}$ k $\Omega$ ) 1.114 + 50 - $I_{OS(min)}$ (mA) = (39700 V) / ( $R_{ILIM}$ k $\Omega$ ) <sup>1.342</sup> + 50 where 14.3 k $\Omega \le R_{ILIM} \le 80.6$ k $\Omega$ . $I_{OS(typ)}$ and $I_{OS(max)}$ are not plotted to improve graph clarity. Figure 9-1. Current-Limit Threshold Vs.R<sub>ILIM</sub> ## 10 Application and Implementation #### **Note** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 10.1 Application Information The TPS255x current-limited power switch uses N-channel MOSFETs in applications requiring continuous load current. The device enters constant-current mode when the load exceeds the current limit threshold. ## 10.2 Typical Applications #### 10.2.1 Two-Level Current-Limit Circuit Some applications require different current-limit thresholds depending on external system conditions. Figure 10-1 shows an implementation for an externally controlled, two-level current-limit circuit. The current-limit threshold is set by the total resistance from ILIM to GND (see previously discussed "Programming the Current-Limit Threshold" section). A logic-level input enables/disables MOSFET Q1 and changes the current-limit threshold by modifying the total resistance from ILIM to GND. Additional MOSFETs/resistor combinations can be used in parallel to Q1/R2 to increase the number of additional current-limit levels. #### Note Do not drive the ILIM directly with an external signal. Figure 10-1. Two-Level Current-Limit Circuit #### 10.2.2 Design Requirements For this example, use the parameters shown in Table 10-1. Table 10-1. Design Requirements | PARAMETER | VALUE | |-------------------------------|---------| | Input voltage | 5 V | | Output voltage | 5 V | | Above a minimum current limit | 1000 mA | | Below a maximum current limit | 1250 mA | #### 10.2.3 Detail Design Procedures #### 10.2.3.1 Designing Above a Minimum Current Limit Some applications require that current-limiting cannot occur below a certain threshold. For this example, assume that 1 A must be delivered to the load so that the minimum desired current-limit threshold is 1000 mA. Use the $I_{OS}$ equations and Figure 9-1 to select $R_{ILIM}$ . - $I_{OS(min)}$ (mA) = 1000 mA - $I_{OS(min)}$ (mA) = (39700 V) / ( $R_{ILIM}$ (k $\Omega$ )) $^{1.342}$ + 50 - $R_{ILIM}$ (k $\Omega$ ) = [(39700 V) / ( $I_{OS(min)}$ (mA) 50)]<sup>1/1.342</sup> - $R_{ILIM} = 16.14 \text{ k}\Omega$ Select the closest 1% resistor less than the calculated value: $R_{ILIM}$ = 16 k $\Omega$ . This selection sets the minimum current-limit threshold at 1 A . Use the $I_{OC}$ equations, Figure 9-1, and the previously calculated value for $R_{ILIM}$ to calculate the maximum resulting current-limit threshold. - $R_{ILIM} = 16 k\Omega$ - $I_{OC(max)}$ (mA) = (24500 V) / ( $R_{ILIM}$ (k $\Omega$ )) $^{0.975}$ + 50 - $I_{OC(max)}$ (mA) = (24500 V) / (16 (k $\Omega$ ))<sup>0.975</sup> + 50 - $I_{OC(max)} = 1691 \text{ mA}$ The resulting maximum current-limit threshold is 1.69 A with a 16 k $\Omega$ resistor. #### 10.2.3.2 Designing Below a Maximum Current Limit Some applications require that current-limiting must occur below a certain threshold. For this example, assume that the desired upper current-limit threshold must be below 1.25 A to protect an up-stream power supply. Use the $I_{OC}$ equations and Figure 9-1 to select $R_{ILIM}$ . - $I_{OC(max)}$ (mA) = 1250 mA - $I_{OC(max)}$ (mA) = (24500 V) / (R<sub>ILIM</sub> (k $\Omega$ )) $^{0.975}$ + 50 - $R_{ILIM}$ (k $\Omega$ ) = [(24500 V) / ( $I_{OC(max)}$ (mA) 50)]<sup>1/0.975</sup> - $R_{ILIM} = 22.05 \text{ k}\Omega$ Select the closest 1% resistor greater than the calculated value: $R_{ILIM}$ = 22 k $\Omega$ . This selection sets the maximum current-limit threshold at 1.25 A . Use the $I_{OS}$ equations, Figure 9-1, and the previously calculated value for $R_{ILIM}$ to calculate the minimum resulting current-limit threshold. - $R_{II IM} = 22 k\Omega$ - $I_{OS(min)}$ (mA) = (39700 V) / (R<sub>ILIM</sub> (k $\Omega$ )) <sup>1.342</sup> + 50 - $I_{OS(min)}$ (mA) = (39700 V) / (22 (k $\Omega$ )) 1.342 + 50 - I<sub>OS(min)</sub> = 677 mA The resulting minimum current-limit threshold is 677 mA with a 22 k $\Omega$ resistor. ## 10.2.3.3 Input and Output Capacitance Input and output capacitance improve the performance of the device; make sure to optimize the actual capacitance for the particular application. For all applications, a $0.01~\mu\text{F}$ to $0.1\mu\text{F}$ ceramic bypass capacitor between IN and GND is recommended as close to the device as possible for local noise de-coupling. This precaution reduces ringing on the input due to power-supply transients. Additional input capacitance may be needed on the input to reduce voltage overshoot from exceeding the absolute maximum voltage of the device during heavy transients, which is especially important during bench testing when long, inductive cables are used to connect the evaluation board to the bench power-supply. Placing a high-value electrolytic capacitor on the output pin is recommended when the large transient currents are expected on the output. Additionally, bypassing the output with a 0.01 $\mu$ F to 0.1 $\mu$ F ceramic capacitor improves the immunity of the device to short-circuit transients. #### 10.2.4 Auto-Retry Functionality Some applications require that an overcurrent condition disables the part momentarily during a fault condition and re-enables after a pre-set time. This *auto-retry* functionality can be implemented with an external resistor and capacitor. During a fault condition, FAULT pulls low disabling the part. The part is disabled when EN is pulled low, and FAULT goes high impedance allowing C<sub>RETRY</sub> to begin charging. The part re-enables when the voltage on EN reaches the turnon threshold, and the auto-retry time is determined by the resistor/capacitor time constant. The part continues to cycle in this manner until the fault condition is removed. Figure 10-2. Auto-Retry Functionality Some applications require auto-retry functionality and the ability to enable/disable with an external logic signal. The figure below shows how an external logic signal can drive EN through $R_{\text{FAULT}}$ and maintain auto-retry functionality. The resistor/capacitor time constant determines the auto-retry time-out period. Figure 10-3. Auto-Retry Functionality With External EN Signal #### 10.2.5 Latch-Off Functionality The circuit in Figure 10-4 uses an SN74HC00 quad-NAND gate to implement overcurrent latch-off. The SN74HC00 high-speed CMOS logic gate is selected because it operates over the 2.5V - 6.5V range of the TPS2550/51. This circuit is designed to work with the active-high TPS2551. ENABLE must be logic low during start-up until $V_{IN}$ is stable to ensure that the switch initializes in the OFF state. A logic high on ENABLE turns on the switch after $V_{IN}$ is stable. FAULT momentarily pulls low during an overcurrent condition, which latches $\overline{STAT}$ logic low and disables the switch. The host can monitor $\overline{STAT}$ for an overcurrent condition. Toggling ENABLE resets $\overline{STAT}$ and re-enables the switch. Figure 10-4. Overcurrent Latch-Off Using a Quad-NAND Gate ## 10.2.6 Typical Application as USB Power Switch Figure 10-5. Typical Application as USB Power Switch ### 10.2.6.1 Design Requirements For this example, use the parameters shown in Table 10-2. Table 10-2. Design Requirements | PARAMETER | VALUE | |----------------|---------| | Input voltage | 5 V | | Output voltage | 5 V | | Current | 1250 mA | ## 10.2.6.1.1 USB Power-Distribution Requirements USB can be implemented in several ways regardless of the type of USB device being developed. Several power-distribution features must be implemented. - SPHs must: - Current-limit downstream ports - Report overcurrent conditions - BPHs must: - Enable/disable power to downstream ports - Power up at <100 mA</li> - Limit inrush current ( $<44 \Omega$ and 10 $\mu$ F) - Functions must: - Limit inrush currents Submit Document Feedback #### Power up at <100 mA</li> The feature set of the TPS2550/51 meets each of these requirements. The integrated current-limiting and overcurrent reporting is required by self-powered hubs. The logic-level enable and controlled rise times meet the need of both input and output ports on bus-powered hubs and the input ports for bus-powered functions. #### 10.2.6.2 Detail Design Procedures #### 10.2.6.2.1 Universal Serial Bus (USB) Power-Distribution Requirements One application for this device is for current-limiting in universal serial bus (USB) applications. The original USB interface was a 12-Mb/s or 1.5-Mb/s, multiplexed serial bus designed for low-to-medium bandwidth PC peripherals (for example keyboards, printers, scanners, and mice). As the demand for more bandwidth increased, the USB 2.0 standard was introduced increasing the maximum data rate to 480-Mb/s. The four-wire USB interface is conceived for dynamic attach-detach (hot plug-unplug) of peripherals. Two lines are provided for differential data, and two lines are provided for 5-V power distribution. USB data is a 3.3-V level signal, but power is distributed at 5 V to allow for voltage drops in cases where power is distributed through more than one hub across long cables. Each function must provide its own regulated 3.3 V from the 5-V input or its own internal power supply. The USB specification classifies two different classes of devices depending on its maximum current draw. A device classified as low-power can draw up to 100 mA as defined by the standard. A device classified as high-power can draw up to 500 mA. It is important that the minimum current-limit threshold of the current-limiting power-switch exceed the maximum current-limit draw of the intended application. Always reference the latest USB standard when considering the current-limit threshold The USB specification defines two types of devices as hubs and functions. A USB hub is a device that contains multiple ports for different USB devices to connect and can be self-powered (SPH) or bus-powered (BPH). A function is a USB device that is able to transmit or receive data or control information over the bus. A USB function can be embedded in a USB hub. A USB function can be one of three types included in the list below. - Low-power, bus-powered function - High-power, bus-powered function - Self-powered function SPHs and BPHs distribute data and power to downstream functions. The TPS2550/51 has higher current capability than required for a single USB port allowing it to power multiple downstream ports. #### 10.3 Power Supply Recommendations #### 10.3.1 Self-Powered and Bus-Powered Hubs A SPH has a local power supply that powers embedded functions and downstream ports. This power supply must provide between 4.75 V to 5.25 V to downstream facing devices under full-load and no-load conditions. SPHs are required to have current-limit protection and must report overcurrent conditions to the USB controller. Typical SPHs are desktop PCs, monitors, printers, and stand-alone hubs. A BPH obtains all power from an upstream port and often contains an embedded function. It must power up with less than 100 mA. The BPH usually has one embedded function, and power is always available to the controller of the hub. If the embedded function and hub require more than 100 mA on power up, the power to the embedded function may need to be kept off until enumeration is completed, which is accomplished by removing power or by shutting off the clock to the embedded function. Power switching the embedded function is not necessary if the aggregate power draw for the function and controller is less than 100 mA. The total current drawn by the bus-powered device is the sum of the current to the controller, the embedded function, and the downstream ports, and it is limited to 500 mA from an upstream port. #### 10.3.2 Low-Power Bus-Powered and High-Power Bus-Powered Functions Both low-power and high-power bus-powered functions obtain all power from upstream ports. Low-power functions always draw less than 100 mA; high-power functions must draw less than 100 mA at power up and can draw up to 500 mA after enumeration. If the load of the function is more than the parallel combination of 44 $\Omega$ and 10 $\mu$ F at power up, the device must implement inrush current limiting. #### 10.3.3 Power Dissipation and Junction Temperature The low on-resistance of the N-channel MOSFET allows small surface-mount packages to pass large currents. It is good design practice to estimate power dissipation and junction temperature. The below analysis gives an approximation for calculating junction temperature based on the power dissipation in the package. However, it is important to note that thermal analysis is strongly dependent on additional system level factors. Such factors include air flow, board layout, copper thickness and surface area, and proximity to other devices dissipating power. Good thermal design practice must include all system level factors in addition to individual component analysis. Begin by determining the $r_{DS(on)}$ of the N-channel MOSFET relative to the input voltage and operating temperature. As an initial estimate, use the highest operating ambient temperature of interest and read $r_{DS(on)}$ from the typical characteristics graph. Using this value, the power dissipation can be calculated by: $$P_D = r_{DS(on)} \times I_{OUT}^2$$ Where: $P_D$ = Total power dissipation (W) $r_{DS(on)}$ = Power switch on-resistance ( $\Omega$ ) I<sub>OUT</sub> = Maximum current-limit threshold (A) This step calculates the total power dissipation of the N-channel MOSFET. Finally, calculate the junction temperature: $$T_J = P_D \times R_{\Theta JA} + T_A$$ Where: $T_A$ = Ambient temperature (°C) $R_{\Theta JA}$ = Thermal resistance (°C/W) P<sub>D</sub> = Total power dissipation (W) Compare the calculated junction temperature with the initial estimate. If they are not within a few degrees, repeat the calculation using the "refined" $r_{DS(on)}$ from the previous calculation as the new estimate. Two or three iterations are generally sufficient to achieve the desired result. The final junction temperature is highly dependent on thermal resistance $R_{\theta JA}$ , and thermal resistance is highly dependent on the individual package and board layout. The "Dissipating Rating Table" at the beginning of this document provides example thermal resistance for specific packages and board layouts. #### 10.4 Layout #### 10.4.1 Layout Guidelines - TI recommends placing the 100-nF bypass capacitor near the IN and GND pins, and make the connections using a low-inductance trace. - TI recommends placing a high-value electrolytic capacitor and a 100-nF bypass capacitor on the output pin when large transient currents are expected on the output. - The traces routing the RILIM resistor to the device must be as short as possible to reduce parasitic effects on the current limit accuracy. - The PowerPAD must be directly connected to PCB ground plane using wide and short copper trace. ## 10.4.2 Layout Example Figure 10-6. Layout Recommendation ## 11 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. #### 11.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 11.2 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.3 Trademarks PowerPAD™ and TI E2E™ are trademarks of Texas Instruments. All trademarks are the property of their respective owners. ## 11.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 11.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 14-Oct-2022 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|---------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TPS2550DBVR | NRND | SOT-23 | DBV | 6 | 3000 | RoHS & Green | (6)<br>NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 2550 | | | TP32550DBVR | INKIND | 301-23 | DDA | O | 3000 | KUNS & GIEEII | NIPDAU | Level-1-260C-UNLIM | -40 10 65 | 2350 | | | TPS2550DBVT | NRND | SOT-23 | DBV | 6 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 2550 | | | TPS2550DRVR | NRND | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CKJ | | | TPS2550DRVT | NRND | WSON | DRV | 6 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CKJ | | | TPS2551DBVR | NRND | SOT-23 | DBV | 6 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 85 | 2551 | | | TPS2551DBVT | NRND | SOT-23 | DBV | 6 | 250 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 85 | 2551 | | | TPS2551DRVR | NRND | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | СКК | | | TPS2551DRVT | NRND | WSON | DRV | 6 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | СКК | | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. <sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. <sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. # **PACKAGE OPTION ADDENDUM** www.ti.com 14-Oct-2022 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TPS2551: Automotive: TPS2551-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects www.ti.com 9-Aug-2022 ## TAPE AND REEL INFORMATION # TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 - | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS2550DBVR | SOT-23 | DBV | 6 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS2550DBVT | SOT-23 | DBV | 6 | 250 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS2550DRVR | WSON | DRV | 6 | 3000 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TPS2550DRVT | WSON | DRV | 6 | 250 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TPS2551DBVR | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS2551DBVR | SOT-23 | DBV | 6 | 3000 | 179.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS2551DBVT | SOT-23 | DBV | 6 | 250 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS2551DBVT | SOT-23 | DBV | 6 | 250 | 179.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS2551DRVR | WSON | DRV | 6 | 3000 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TPS2551DRVT | WSON | DRV | 6 | 250 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | www.ti.com 9-Aug-2022 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS2550DBVR | SOT-23 | DBV | 6 | 3000 | 200.0 | 183.0 | 25.0 | | TPS2550DBVT | SOT-23 | DBV | 6 | 250 | 200.0 | 183.0 | 25.0 | | TPS2550DRVR | WSON | DRV | 6 | 3000 | 200.0 | 183.0 | 25.0 | | TPS2550DRVT | WSON | DRV | 6 | 250 | 200.0 | 183.0 | 25.0 | | TPS2551DBVR | SOT-23 | DBV | 6 | 3000 | 180.0 | 180.0 | 18.0 | | TPS2551DBVR | SOT-23 | DBV | 6 | 3000 | 200.0 | 183.0 | 25.0 | | TPS2551DBVT | SOT-23 | DBV | 6 | 250 | 180.0 | 180.0 | 18.0 | | TPS2551DBVT | SOT-23 | DBV | 6 | 250 | 203.0 | 203.0 | 35.0 | | TPS2551DRVR | WSON | DRV | 6 | 3000 | 200.0 | 183.0 | 25.0 | | TPS2551DRVT | WSON | DRV | 6 | 250 | 200.0 | 183.0 | 25.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4206925/F PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side. - 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. - 5. Refernce JEDEC MO-178. SMALL OUTLINE TRANSISTOR NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated