





Sample &

Buy







SM72485

SNVS697E - JANUARY 2011-REVISED DECEMBER 2016

# SM72485 100-V, 150-mA Constant On-Time Buck Switching Regulator

Technical

Documents

## 1 Features

- Operating Input Voltage: 6 V to 95 V
- Integrated 100-V, N-Channel Buck Switch
- Internal Start-Up Regulator
- No Loop Compensation Required
- Ultra-Fast Transient Response
- On-time Varies Inversely With Input Voltage
- Operating Frequency Remains Constant With Varying Line Voltage and Load Current
- Adjustable Output Voltage From 2.5 V
- Highly Efficient Operation
- Precision Internal Reference
- Low Bias Current
- Intelligent Current Limit
- Thermal Shutdown
- Package
  - VSSOP (3 mm × 3 mm)
  - WSON (4 mm × 4 mm)

## 2 Applications

- PV Panel Smart Junction Boxes
- Nonisolated Telecommunication Buck Regulator
- Secondary High Voltage Post Regulator
- 42-V Automotive Systems



The SM72485 step-down switching regulator features all of the functions required to implement a low cost, efficient, Buck bias regulator. This high voltage regulator contains an 100-V N-channel buck switch. The device is easy to implement and is provided in the VSSOP and the thermally enhanced WSON package. The regulator is based on a control scheme using an on-time inversely proportional to V<sub>IN</sub>. This feature allows the operating frequency to remain relatively constant. The control scheme requires no loop compensation. An intelligent current limit is implemented with forced off-time, which is inversely proportional to V<sub>OUT</sub>. This scheme ensures short circuit control while providing minimum foldback. Other features include: Thermal shutdown, V<sub>CC</sub> undervoltage lockout, gate drive undervoltage lockout, maximum duty cycle limiter, and a precharge switch.

## Device Information<sup>(1)</sup>

| PART NUMBER | R PACKAGE BODY SIZE |                   |
|-------------|---------------------|-------------------|
| SM70495     | VSSOP (8)           | 3.00 mm × 3.00 mm |
| SM72485     | WSON (8)            | 4.00 mm × 4.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



## Typical Application, Basic Step-Down Regulator

Copyright © 2016, Texas Instruments Incorporated

# **Table of Contents**

- -~

| 1 | Feat           | ures 1                             |  |  |  |  |  |  |  |
|---|----------------|------------------------------------|--|--|--|--|--|--|--|
| 2 | Applications 1 |                                    |  |  |  |  |  |  |  |
| 3 | Des            | cription 1                         |  |  |  |  |  |  |  |
| 4 | Rev            | ision History2                     |  |  |  |  |  |  |  |
| 5 | Pin            | Configuration and Functions 3      |  |  |  |  |  |  |  |
| 6 | Spe            | cifications                        |  |  |  |  |  |  |  |
|   | 6.1            | Absolute Maximum Ratings 4         |  |  |  |  |  |  |  |
|   | 6.2            | ESD Ratings 4                      |  |  |  |  |  |  |  |
|   | 6.3            | Recommended Operating Conditions 4 |  |  |  |  |  |  |  |
|   | 6.4            | Thermal Information 4              |  |  |  |  |  |  |  |
|   | 6.5            | Electrical Characteristics 5       |  |  |  |  |  |  |  |
|   | 6.6            | Typical Characteristics 6          |  |  |  |  |  |  |  |
| 7 | Deta           | ailed Description7                 |  |  |  |  |  |  |  |
|   | 7.1            | Overview7                          |  |  |  |  |  |  |  |
|   | 7.2            | Functional Block Diagram 7         |  |  |  |  |  |  |  |
|   | 7.3            | Feature Description7               |  |  |  |  |  |  |  |
|   |                |                                    |  |  |  |  |  |  |  |

|    | 7.4  | Device Functional Modes                         | . 9 |
|----|------|-------------------------------------------------|-----|
| 8  | Арр  | lication and Implementation                     | 12  |
|    | 8.1  | Application Information                         | 12  |
|    | 8.2  | Typical Application                             | 12  |
| 9  | Pow  | er Supply Recommendations                       | 17  |
| 10 | Lay  | out                                             | 18  |
|    | 10.1 | Layout Guidelines                               | 18  |
|    | 10.2 | Layout Example                                  | 18  |
| 11 | Dev  | ice and Documentation Support                   | 19  |
|    | 11.1 | Documentation Support                           | 19  |
|    | 11.2 | Receiving Notification of Documentation Updates | 19  |
|    | 11.3 | Community Resources                             | 19  |
|    | 11.4 | Trademarks                                      | 19  |
|    | 11.5 | Electrostatic Discharge Caution                 | 19  |
|    | 11.6 | Glossary                                        | 19  |
| 12 |      | hanical, Packaging, and Orderable               |     |
|    | Info | rmation                                         | 19  |
|    |      |                                                 |     |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision D (April 2013) to Revision E

| • | Added Device Information table, Pin Configuration and Functions section, ESD Ratings table, Thermal Information table, Detailed Description section, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1   |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| • | Deleted Renewable Energy Grade from Features                                                                                                                                                                                                                                                                                                              | . 1 |
| • | Deleted Lead temperature (260°C maximum) from Absolute Maximum Ratings table                                                                                                                                                                                                                                                                              | . 4 |
| • | Changed Junction to Ambient, R <sub>0JA</sub> , value in <i>Thermal Information</i> table From: 200°C/W To: 139.6°C/W (VSSOP) and From: 40°C/W To: 42.3°C/W (WSON)                                                                                                                                                                                        | . 4 |
|   |                                                                                                                                                                                                                                                                                                                                                           |     |

## Changes from Revision C (April 2013) to Revision D

XAS STRUMENTS

www.ti.com

Page

Page



# 5 Pin Configuration and Functions







#### **Pin Functions**

| PIN            |       | TYPE <sup>(1)</sup> | DESCRIPTION |                                                                                                                                                                                                                                                                 |  |
|----------------|-------|---------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME           | VSSOP | WSON                | ITPE        | DESCRIPTION                                                                                                                                                                                                                                                     |  |
| BST            | 2     | 2                   | I           | An external capacitor is required between the BST and the SW pins. TI recommends a $0.01$ - $\mu$ F ceramic capacitor. An internal diode charges the capacitor from VCC during each off-time.                                                                   |  |
| FB             | 5     | 5                   | I           | This pin is connected to the inverting input of the internal regulation comparator. The regulation threshold is 2.5 V.                                                                                                                                          |  |
| RCL            | 3     | 3                   | I           | A resistor between this pin and RTN sets the off-time when current limit is detected. The off-time is preset to 35 $\mu$ s if FB = 0 V.                                                                                                                         |  |
| RT/SD          | 6     | 6                   | I           | A resistor between this pin and VIN sets the switch on-time as a function of $V_{IN}$ . The minimum recommended on-time is 400 ns at the maximum input voltage. This pin can be used for remote shutdown.                                                       |  |
| RTN            | 4     | 4                   | G           | Ground for the entire circuit.                                                                                                                                                                                                                                  |  |
| SW             | 1     | 1                   | 0           | Power switching node. Connect to the output inductor, re-circulating diode, and bootstrap capacitor.                                                                                                                                                            |  |
| VCC            | 7     | 7                   | I           | This regulated voltage provides gate drive power for the internal Buck switch. An internal diode is provided between this pin and the BST pin. A local $0.47$ - $\mu$ F decoupling capacitor is required. The series pass regulator is current limited to 9 mA. |  |
| VIN            | 8     | 8                   | I           | Input operating voltage: 6 V to 95 V.                                                                                                                                                                                                                           |  |
| Exposed<br>Pad | —     | Thermal<br>Pad      | NC          | The exposed pad has no electrical contact. Connect to system ground plane for reduced thermal resistance.                                                                                                                                                       |  |

(1) G = Ground, I = Input, O = Output, NC = No Contact

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)(3)</sup>

|                                       | MIN  | MAX | UNIT |
|---------------------------------------|------|-----|------|
| V <sub>IN</sub> to GND                | -0.3 | 100 | V    |
| BST to GND                            | -0.3 | 114 | V    |
| SW to GND (steady-state)              | -1   |     | V    |
| BST to V <sub>CC</sub>                |      | 100 | V    |
| BST to SW                             |      | 14  | V    |
| V <sub>CC</sub> to GND                |      | 14  | V    |
| All other inputs to GND               | -0.3 | 7   | V    |
| Storage temperature, T <sub>stg</sub> | -55  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) For detailed information on soldering plastic VSSOP and WSON packages, see Absolute Maximum Ratings for Soldering (SNOA549).

## 6.2 ESD Ratings

|                    |                         |                                                                   | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                | MIN | MAX | UNIT |
|-----------------|--------------------------------|-----|-----|------|
| V <sub>IN</sub> | Input voltage                  | 6   | 95  | V    |
| TJ              | Operating junction temperature | -40 | 125 | °C   |

## 6.4 Thermal Information

|                      |                                              | SM7         |            |      |
|----------------------|----------------------------------------------|-------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DGK (VSSOP) | NGU (WSON) | UNIT |
|                      |                                              | 8 PINS      | 8 PINS     |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 139.6       | 42.3       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 41.8        | 41.4       | °C/W |
| $R_{\theta J B}$     | Junction-to-board thermal resistance         | 68.4        | 20.1       | °C/W |
| ΨJT                  | Junction-to-top characterization parameter   | 4.2         | 0.4        | °C/W |
| Ψјв                  | Junction-to-board characterization parameter | 67.5        | 20.3       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | _           | 4.1        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Electrical Characteristics

Typical values apply for  $T_A = T_J = 25^{\circ}$ C, Minimum and Maximum limits apply for  $T_A = T_J = -40^{\circ}$ C to 125°C, and  $V_{IN} = 48$  V (unless otherwise noted)<sup>(1)</sup>

|                     | PARAMETER                          | TEST CONDITIONS                                                | MIN   | TYP   | MAX  | UNIT |
|---------------------|------------------------------------|----------------------------------------------------------------|-------|-------|------|------|
| V <sub>CC</sub> SUP | PLY                                | -                                                              |       |       |      |      |
| V <sub>CC</sub> REG | V <sub>CC</sub> regulator output   | V <sub>IN</sub> = 48 V                                         | 6.6   | 7     | 7.4  | V    |
|                     | Dropout voltage, $V_{IN} - V_{CC}$ | V <sub>IN</sub> = 6 V to 8.5 V                                 |       | 100   |      | mV   |
|                     | V <sub>CC</sub> bypass threshold   | V <sub>IN</sub> rising                                         |       | 8.5   |      | V    |
|                     | V <sub>CC</sub> bypass hysteresis  |                                                                |       | 300   |      | mV   |
|                     |                                    | V <sub>IN</sub> = 6 V                                          |       | 100   |      |      |
|                     | V <sub>CC</sub> output impedance   | V <sub>IN</sub> = 10 V                                         |       | 8.8   |      | Ω    |
|                     |                                    | V <sub>IN</sub> = 48 V                                         |       | 0.8   |      |      |
|                     | V <sub>CC</sub> current limit      | V <sub>IN</sub> = 48 V                                         |       | 9.2   |      | mA   |
|                     | V <sub>CC</sub> UVLO               | V <sub>CC</sub> rising                                         |       | 5.3   |      | V    |
|                     | V <sub>CC</sub> UVLO hysteresis    |                                                                |       | 190   |      | mV   |
|                     | V <sub>CC</sub> UVLO filter delay  |                                                                |       | 3     |      | μs   |
| I <sub>CC</sub>     | Operating current                  | V <sub>FB</sub> = 3 V, V <sub>IN</sub> = 48 V                  |       | 550   | 750  | μA   |
| -                   | Shutdown current                   | V <sub>RT/SD</sub> = 0 V                                       |       | 110   | 176  | μA   |
| SWITCH              | CHARACTERISTICS                    |                                                                |       |       |      |      |
|                     | Buckswitch R <sub>DS(ON)</sub>     | I <sub>TEST</sub> = 200 mA                                     |       | 2.2   | 4.6  | Ω    |
|                     | Gate drive UVLO                    | V <sub>BST</sub> – V <sub>SW</sub> rising                      | 2.8   | 3.8   | 4.8  | V    |
|                     | Gate drive UVLO hysteresis         |                                                                |       | 490   |      | mV   |
|                     | Precharge switch voltage           | At 1 mA                                                        |       | 0.8   |      | V    |
|                     | Precharge switch on-time           |                                                                |       | 150   |      | ns   |
| CURREN              | IT LIMIT                           |                                                                |       |       | ·    |      |
|                     | Current limit threshold            |                                                                | 0.24  | 0.3   | 0.36 | А    |
|                     | Current limit response time        | $I_{SW}$ overdrive = 0.1 A, time to switch OFF                 |       | 350   |      | ns   |
| t <sub>OFF_1</sub>  | Off-time generator                 | $V_{FB} = 0 V, R_{CL} = 100 k\Omega$                           |       | 35    |      |      |
| t <sub>OFF_2</sub>  | Off-time generator                 | $V_{FB} = 2.3 \text{ V}, \text{ R}_{CL} = 100 \text{ k}\Omega$ |       | 2.56  |      | μs   |
| ON-TIME             | GENERATOR                          |                                                                |       |       |      |      |
| t <sub>ON_1</sub>   | On-time generator                  | V <sub>IN</sub> = 10 V, R <sub>ON</sub> = 200 kΩ               | 2.15  | 2.77  | 3.5  | μs   |
| t <sub>ON_2</sub>   | On-time generator                  | V <sub>IN</sub> = 95 V, R <sub>ON</sub> = 200 kΩ               | 200   | 300   | 420  | ns   |
|                     | Remote shutdown threshold          | Rising                                                         | 0.4   | 0.7   | 1.05 | V    |
|                     | Remote shutdown hysteresis         |                                                                |       | 35    |      | mV   |
| MINIMUN             | I OFF-TIME                         |                                                                |       |       |      |      |
|                     | Minimum off-time                   | V <sub>FB</sub> = 0 V                                          |       | 300   |      | ns   |
| REGULA              | TION AND OV COMPARATORS            |                                                                |       |       |      |      |
|                     | FB reference threshold             | Internal reference, trip point for switch = ON                 | 2.445 | 2.5   | 2.55 | V    |
|                     | FB overvoltage threshold           | Trip point for switch = OFF                                    |       | 2.875 |      | V    |
|                     | FB bias current                    |                                                                |       | 100   |      | nA   |
| THERMA              | L SHUTDOWN                         |                                                                |       |       |      |      |
| T <sub>SD</sub>     | Thermal shutdown temperature       |                                                                |       | 165   |      | °C   |
|                     | Thermal shutdown hysteresis        |                                                                |       | 25    |      | °C   |

All limits are ensured. All electrical characteristics having room temperature limits are tested during production with T<sub>A</sub> = T<sub>J</sub> = 25°C. All
minimum and maximum limits are ensured by correlating the electrical characteristics to process and temperature variations and
applying statistical process control.



## 6.6 Typical Characteristics





## 7 Detailed Description

## 7.1 Overview

The SM72485 step-down switching regulator features all the functions required to implement a low-cost, efficient, buck-bias power converter. This high-voltage regulator contains a 100-V, N-channel buck switch that is easy to implement and is provided in the VSSOP and the thermally enhanced WSON package. The regulator is based on a control scheme using an on-time inversely proportional to  $V_{IN}$ . The control scheme requires no loop compensation. Current limit is implemented with forced off-time, which is inversely proportional to  $V_{OUT}$ . This scheme ensures short-circuit control while providing minimum foldback.

The SM72485 can be applied in numerous applications to efficiently regulate down higher voltages. This regulator is well suited for high voltage PV panel junction boxes, 48-V telecom and the new 42-V automotive power bus ranges. Features include: thermal shutdown,  $V_{CC}$  undervoltage lockout, gate drive undervoltage lockout, maximum duty cycle limit timer, intelligent current limit off-timer, and a precharge switch.



## 7.2 Functional Block Diagram

Copyright © 2016, Texas Instruments Incorporated

## 7.3 Feature Description

## 7.3.1 Control Circuit Overview

The SM72485 is a buck DC-DC regulator that uses a control scheme in which the on-time varies inversely with line voltage ( $V_{IN}$ ). Control is based on a comparator and the on-time one-shot, with the output voltage feedback (FB) compared to an internal reference (2.5 V). If the FB level is below the reference the buck switch is turned on for a fixed time determined by the line voltage and a programming resistor ( $R_T$ ). Following the ON period, the switch remains off for at least the minimum off-timer period of 300 ns. If FB is still below the reference at that time, the switch turns on again for another on-time period. This continues until regulation is achieved.

Copyright © 2011–2016, Texas Instruments Incorporated

Feature Description (continued)

The SM72485 operates in discontinuous conduction mode at light load currents, and continuous conduction mode at heavy load current. In discontinuous conduction mode, current through the output inductor starts at zero and ramps up to a peak during the on-time, then ramps back to zero before the end of the off-time. The next on-time period starts when the voltage at FB falls below the internal reference, until then the inductor current remains zero. In this mode the operating frequency is lower than in continuous conduction mode, and varies with load current. Therefore at light loads the conversion efficiency is maintained, because the switching losses reduce with the reduction in load and frequency. The discontinuous operating frequency can be calculated in Equation 1.

$$\mathsf{F} = \frac{\mathsf{V}_{OUT}^2 \times L \times 1.04 \times 10^{20}}{\mathsf{R}_L \times (\mathsf{R}_T)^2}$$

where

• R<sub>L</sub> = the load resistance

In continuous conduction mode, current flows continuously through the inductor and never ramps down to zero. In this mode the operating frequency is greater than the discontinuous mode frequency and remains relatively constant with load and line variations. The approximate continuous mode operating frequency can be calculated in Equation 2.

$$F = \frac{V_{OUT}}{1.385 \times 10^{-10} \times R_{T}}$$
(2)

The output voltage ( $V_{OUT}$ ) is programmed by two external resistors as shown in the *Functional Block Diagram*. The regulation point can be calculated in Equation 3.

 $V_{OUT} = 2.5 \times (R_{FB1} + R_{FB2}) / R_{FB1}$ 

The SM72485 regulates the output voltage based on ripple voltage at the feedback input, requiring a minimum amount of ESR for the output capacitor C2. A minimum of 25 mV to 50 mV of ripple voltage at the feedback pin (FB) is required for the SM72485. In cases where the capacitor ESR is too small, additional series resistance may be required (R3 in the block diagram).

For applications where lower output voltage ripple is required the output can be taken directly from a low-ESR output capacitor, as shown in Figure 7. However, R3 slightly degrades the load regulation.

11



Figure 7. Low Ripple Output Configuration

Submit Documentation Feedback

8

Copyright © 2011–2016, Texas Instruments Incorporated





(1)

(3)



## Feature Description (continued)

## 7.3.2 Current Limit

The SM72485 contains an intelligent current limit off-timer. If the current in the Buck switch exceeds 0.3 A, the present cycle is immediately terminated, and a non-resetable off-timer is initiated. The length of off-time is controlled by an external resistor ( $R_{CL}$ ) and the FB voltage (see Figure 4). When FB = 0 V, a maximum off-time is required, and the time is preset to 35  $\mu$ s. This condition occurs when the output is shorted, and during the initial part of start-up. This amount of time ensures safe short-circuit operation up to the maximum input voltage of 95 V. In cases of overload where the FB voltage is above zero volts (not a short circuit) the current limit off-time is less than 35  $\mu$ s. Reducing the off-time during less severe overloads reduces the amount of foldback, recovery time, and the start-up time. The off-time is calculated in Equation 4.

 $t_{OFF} = 10^{-5} / (0.285 + (V_{FB} / 6.35 \times 10^{-6} \times R_{CL}))$ 

(4)

The current-limit-sensing circuit is blanked for the first 50 ns to 70 ns of each on-time so it is not falsely tripped by the current surge which occurs at turnon. The current surge is required by the re-circulating diode (D1) for its turnoff recovery.

## 7.3.3 N-Channel Buck Switch and Driver

The SM72485 integrates an N-channel buck switch and associated floating high voltage gate driver. The gate driver circuit works in conjunction with an external bootstrap capacitor and an internal high voltage diode. A 0.01- $\mu$ F ceramic capacitor (C4) connected between the BST pin and SW pin provides the voltage to the driver during the on-time.

During each off-time, the SW pin is at approximately 0 V, and the bootstrap capacitor charges from  $V_{CC}$  through the internal diode. The minimum off-timer, set to 300 ns, ensures a minimum time each cycle to recharge the bootstrap capacitor.

The internal precharge switch at the SW pin is turned on for ≈150 ns during the minimum off-time period, ensuring sufficient voltage exists across the bootstrap capacitor for the on-time. This feature helps prevent operating problems which can occur during very light load conditions, involving a long off-time, during which the voltage across the bootstrap capacitor could otherwise reduce below the gate drive UVLO threshold. The precharge switch also helps prevent start-up problems which can occur if the output voltage is precharged prior to turnon. After current limit detection, the precharge switch is turned on for the entire duration of the forced off-time.

## 7.3.4 Thermal Protection

The SM72485 must be operated so the junction temperature does not exceed 125°C during normal operation. An internal thermal shutdown circuit is provided to shutdown the SM72485 in the event of a higher than normal junction temperature. When activated, typically at 165°C, the controller is forced into a low power reset state by disabling the buck switch. This feature prevents catastrophic failures from accidental device overheating. When the junction temperature reduces below 140°C (typical hysteresis = 25°C) normal operation is resumed.

## 7.4 Device Functional Modes

## 7.4.1 Start-Up Regulator (V<sub>CC</sub>)

The high voltage bias regulator is integrated within the SM72485. The input pin (VIN) can be connected directly to line voltages between 6 V and 95 V, with transient capability to 100 V. Referring to the block diagram and the graph of  $V_{CC}$  vs  $V_{IN}$ , when  $V_{IN}$  is between 6 V and the bypass threshold (nominally 8.5 V), the bypass switch (Q2) is on, and  $V_{CC}$  tracks  $V_{IN}$  within 100 mV to 150 mV. The bypass switch on-resistance is approximately 100  $\Omega$ , with inherent current limiting at approximately 100 mA. When  $V_{IN}$  is above the bypass threshold Q2 is turned off, and  $V_{CC}$  is regulated at 7 V. The  $V_{CC}$  regulator output current is limited at approximately 9.2 mA. When the SM72485 is shutdown using the RT/SD pin, the  $V_{CC}$  bypass switch is shut off regardless of the voltage at  $V_{IN}$ .



## **Device Functional Modes (continued)**

When  $V_{IN}$  exceeds the bypass threshold, the time required for Q2 to shut off is approximately 2 µs to 3 µs. The capacitor at VCC (C3) must be a minimum of 0.47 µF to prevent the voltage at VCC from rising above its absolute maximum rating in response to a step input applied at  $V_{IN}$ . C3 must be placed as close as possible to the VCC and RTN pins. In applications with a relatively high input voltage, power dissipation in the bias regulator is a concern. An auxiliary voltage of between 7.5 V and 14 V can be diode connected to the VCC pin to shut off the  $V_{CC}$  regulator, thereby reducing internal power dissipation. The current required into the VCC pin is shown in Figure 6. Internally a diode connects VCC to VIN requiring that the auxiliary voltage be less than  $V_{IN}$ .

The turnon sequence is shown in Figure 8. During the initial delay (t1) VCC ramps up at a rate determined by its current limit and C3 while internal circuitry stabilizes. When  $V_{CC}$  reaches the upper threshold of its undervoltage lockout (UVLO, typically 5.3 V) the buckswitch is enabled. The inductor current increases to the current limit threshold (I<sub>LIM</sub>) and during t2  $V_{OUT}$  increases as the output capacitor charges up. When  $V_{OUT}$  reaches the intended voltage the average inductor current decreases (t3) to the nominal load current (I<sub>O</sub>).



Figure 8. Start-Up Sequence

## 7.4.2 Regulation Comparator

The feedback voltage at FB is compared to an internal 2.5-V reference. In normal operation (the output voltage is regulated), an on-time period is initiated when the voltage at FB falls below 2.5 V. The buck switch remains on for the on-time, causing the FB voltage to rise above 2.5 V. After the on-time period, the buck switch remains off until the FB voltage again falls below 2.5 V. During start-up, the FB voltage is below 2.5 V at the end of each on-time, resulting in the minimum off-time of 300 ns. Bias current at the FB pin is nominally 100 nA.

## 7.4.3 Overvoltage Comparator

The feedback voltage at FB is compared to an internal 2.875-V reference. If the voltage at FB rises 2.875 V above the on-time pulse is immediately terminated. This condition can occur if the input voltage, or the output load, change suddenly. The buck switch does not turn on again until the voltage at FB falls below 2.5 V.



#### **Device Functional Modes (continued)**

#### 7.4.4 ON-Time Generator and Shutdown

The on-time for the SM72485 is determined by the  $R_T$  resistor, and is inversely proportional to the input voltage (V<sub>IN</sub>), resulting in a nearly constant frequency as V<sub>IN</sub> is varied over its range. The on-time equation for the SM72485 is Equation 5.

 $t_{ON} = 1.385 \times 10^{-10} \times R_T / V_{IN}$ 

(5)

 $R_T$  must be selected for a minimum on-time (at maximum  $V_{IN}$ ) greater than 400 ns, for proper current limit operation. This requirement limits the maximum frequency for each application, depending on  $V_{IN}$  and  $V_{OUT}$ .

The SM72485 can be remotely disabled by taking the RT/SD pin to ground. See Figure 9. The voltage at the RT/SD pin is between 1.5 V and 3 V, depending on  $V_{IN}$  and the value of the  $R_T$  resistor.



Copyright © 2016, Texas Instruments Incorporated

#### Figure 9. Shutdown Implementation

Texas Instruments

www.ti.com

## 8 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The SM72485 is a step-down DC-to-DC regulator. It is typically used to convert a higher DC voltage to a lower DC voltage with a maximum output current of 150 mA. The following design procedure can be used to select components for the SM72485. This section presents a simplified discussion of the design process.

The final circuit is shown in Figure 10. The circuit was tested, and the resulting performance is shown in Figure 14 and Figure 15.

## 8.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

Figure 10. SM72485 Example Circuit Diagram

## 8.2.1 Design Requirements

For this design example, use the parameters listed in Table 1 as the input parameters.

| 0                       |               |  |  |  |  |
|-------------------------|---------------|--|--|--|--|
| PARAMETER               | EXAMPLE VALUE |  |  |  |  |
| Input voltage           | 12 V to 90 V  |  |  |  |  |
| Output voltage          | 10 V          |  |  |  |  |
| Minimum load current    | 100 mA        |  |  |  |  |
| Maximum load current    | 150 mA        |  |  |  |  |
| Feedback resistor ratio | 3:1           |  |  |  |  |
| Switching frequency     | 234 kHz       |  |  |  |  |
| Inductor                | 200 µH        |  |  |  |  |

#### Table 1. Design Parameters

### 8.2.2 Detailed Design Procedure

## 8.2.2.1 Selection of External Components

Here is a guide for determining the component values illustrated with a design example. See *Functional Block Diagram* and Table 2 for more information. The following sections configure the SM72485 for:

- Input voltage (V<sub>IN</sub>): 12 V to 90 V
- Output voltage (V<sub>OUT1</sub>): 10 V
- Load current (for continuous conduction mode): 100 mA to 150 mA

| ITEM             | DESCRIPTION          | PART NUMBER                 | VALUE         |
|------------------|----------------------|-----------------------------|---------------|
| C1               | Ceramic capacitor    | TDK C4532X7R2A105M          | 1 µF, 100 V   |
| C2               | Ceramic capacitor    | TDK C4532X7R1E226M          | 22 µF, 25 V   |
| C3               | Ceramic capacitor    | Kemet C1206C474K5RAC        | 0.47 µF, 50 V |
| C4               | Ceramic capacitor    | Kemet C1206C103K5RAC        | 0.01 µF, 50 V |
| C5               | Ceramic capacitor    | TDK C3216X7R2A104M          | 0.1 µF, 100 V |
| D1               | Schottky power diode | Diodes Inc. DFLS1100        | 100 V, 1 A    |
| L1               | Dower inductor       | COILTRONICS DR125-221-R, or | 220           |
| L1               | Power inductor       | TDK SLF10145T-221MR65       | 220 µH        |
| R <sub>FB2</sub> | Resistor             | Vishay CRCW12063011F        | 3.01 kΩ       |
| R <sub>FB1</sub> | Resistor             | Vishay CRCW12061001F        | 1 kΩ          |
| R3               | Resistor             | Vishay CRCW12063R30F        | 3.3 Ω         |
| R <sub>T</sub>   | Resistor             | Vishay CRCW12063093F        | 309 kΩ        |
| R <sub>CL</sub>  | Resistor             | Vishay CRCW12063163F        | 316 kΩ        |
| U1               | Switching regulator  | Texas Instruments SM72485   | _             |

#### Table 2. Bill of Materials

### 8.2.2.1.1 R<sub>FB1</sub> and R<sub>FB2</sub>

 $V_{OUT} = V_{FB} \times (R_{FB1} + R_{FB2}) / R_{FB1}$ , and because  $V_{FB} = 2.5 \text{ V}$ , the ratio of  $R_{FB2}$  to  $R_{FB1}$  calculates as 3:1. Standard values of 3.01 k $\Omega$  and 1 k $\Omega$  are chosen. Other values could be used as long as the 3:1 ratio is maintained.

## 8.2.2.1.2 $F_s$ and $R_T$

The recommended operating frequency range for the SM72485 is 50 kHz to 1.1 MHz. Unless the application requires a specific frequency, the choice of frequency is generally a compromise, because it affects the size of L1 and C2, and the switching losses. The maximum allowed frequency, based on a minimum on-time of 400 ns, is calculated from Equation 6.

$$F_{MAX} = V_{OUT} / (V_{INMAX} \times 400 \text{ ns})$$

For this exercise,  $F_{MAX} = 277$  kHz. From Equation 2,  $R_T$  calculates to 260 k $\Omega$ . A standard value 309-k $\Omega$  resistor is used to allow for tolerances in Equation 2, resulting in a frequency of 234 kHz.

#### 8.2.2.1.3 L1

The main parameter affected by the inductor is the output current ripple amplitude. The choice of inductor value therefore depends on both the minimum and maximum load currents, keeping in mind that the maximum ripple current occurs at maximum  $V_{IN}$ .

*Minimum load current*: To maintain continuous conduction at minimum lo (100 mA), the ripple amplitude ( $I_{OR}$ ) must be less than 200 mA<sub>P-P</sub> so the lower peak of the waveform does not reach zero. L1 is calculated using Equation 7.

$$L1 = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{I_{OR} \times F_s \times V_{IN}}$$
<sup>(7)</sup>

At  $V_{IN} = 90$  V, L1(min) calculates to 190  $\mu$ H. The next larger standard value (220  $\mu$ H) is chosen and with this value I<sub>OR</sub> calculates to 173 mA<sub>P-P</sub> at V<sub>IN</sub> = 90 V, and 32 mA<sub>P-P</sub> at V<sub>IN</sub> = 12 V.



*Maximum load current*: At a load current of 150 mA, the peak of the ripple waveform must not reach the minimum ensured value of the SM72485's current limit threshold (240 mA). Therefore the ripple amplitude must be less than 180 mA<sub>P-P</sub>, which is already satisfied in the above calculation. With L1 = 220  $\mu$ H, at maximum V<sub>IN</sub> and I<sub>O</sub>, the peak of the ripple is 236 mA. While L1 must carry this peak current without saturating or exceeding its temperature rating, it also must be capable of carrying the maximum specified value of the SM72485's current limit threshold (360 mA) without saturating, because the current limit is reached during start-up.

The DC resistance of the inductor must be as low as possible to minimize its power loss.

### 8.2.2.1.4 C3

The capacitor on the  $V_{CC}$  output provides not only noise filtering and stability, but its primary purpose is to prevent false triggering of the  $V_{CC}$  UVLO at the buck switch on or off transitions. C3 must be no smaller than 0.47  $\mu$ F.

### 8.2.2.1.5 C2 and R3

When selecting the output filter capacitor C2, the items to consider are ripple voltage due to its ESR, ripple voltage due to its capacitance, and the nature of the load.

### 8.2.2.1.6 ESR and R3

A low ESR for C2 is generally desirable so as to minimize power losses and heating within the capacitor. However, the regulator requires a minimum amount of ripple voltage at the feedback input for proper loop operation. For the SM72485 the minimum ripple required at pin 5 is 25 mV<sub>P-P</sub>, requiring a minimum ripple at V<sub>OUT</sub> of 100 mV. Because the minimum ripple current (at minimum V<sub>IN</sub>) is 32 mA<sub>P-P</sub>, the minimum ESR required at V<sub>OUT</sub> is 100 mV / 32 mA = 3.12  $\Omega$ . Because quality capacitors for SMPS applications have an ESR considerably less than this, R3 is inserted as shown in the *Functional Block Diagram*. R3's value, along with C2's ESR, must result in at least 25-mV<sub>P-P</sub> ripple at pin 5. Generally, R3 is 0.5 to 4  $\Omega$ .

## 8.2.2.1.7 R<sub>CL</sub>

When current limit is detected, the minimum off-time set by this resistor must be greater than the maximum normal off-time, which occurs at maximum input voltage. Using Equation 5, the minimum on-time is 476 ns, yielding an off-time of 3.8  $\mu$ s (at 234 kHz). Due to the 25% tolerance on the on-time, the off-time tolerance is also 25%, yielding a maximum off-time of 4.75  $\mu$ s. Allowing for the response time of the current limit detection circuit (350 ns) increases the maximum off-time to 5.1  $\mu$ s. This is increased an additional 25% to 6.4  $\mu$ s to allow for the tolerances of Equation 4. Using Equation 4, R<sub>CL</sub> calculates to 310 k $\Omega$  at V<sub>FB</sub> = 2.5 V. A standard value 316-k $\Omega$  resistor is used.

## 8.2.2.1.8 D1

The important parameters are reverse recovery time and forward voltage. The reverse recovery time determines how long the reverse current surge lasts each time the buck switch is turned on. The forward voltage drop is significant in the event the output is short-circuited as it is only this diode's voltage which forces the inductor current to reduce during the forced off-time. For this reason, a higher voltage is better, although that affects efficiency. A good choice is a Schottky power diode, such as the DFLS1100. D1's reverse voltage rating must be at least as great as the maximum  $V_{IN}$ , and its current rating be greater than the maximum current limit threshold (360 mA).

#### 8.2.2.1.9 C1

This capacitor's purpose is to supply most of the switch current during the on-time, and limit the voltage ripple at  $V_{IN}$ , on the assumption that the voltage source feeding  $V_{IN}$  has an output impedance greater than zero. At maximum load current, when the buck switch turns on, the current into pin 8 suddenly increases to the lower peak of the output current waveform, ramp up to the peak value, then drop to zero at turnoff. The average input current during this on-time is the load current (150 mA). For a worst case calculation, C1 must supply this average load current during the maximum on-time. To keep the input voltage ripple to less than 2 V (for this exercise), C1 is calculated by Equation 8.

$$C1 = \frac{I \times t_{ON}}{\Delta V} = \frac{0.15 \text{ A} \times 3.57 \mu \text{s}}{2.0 \text{ V}} = 0.268 \text{ }\mu\text{F}$$

(8)



Quality ceramic capacitors in this value have a low ESR which adds only a few millivolts to the ripple. It is the capacitance which is dominant in this case. To allow for the capacitor's tolerance, temperature effects, and voltage effects, a  $1-\mu F$ , 100-V, X7R capacitor is used.

## 8.2.2.1.10 C4

TI recommends a value of 0.01  $\mu$ F for C4, as this is appropriate in the majority of applications. A high-quality ceramic capacitor, with low ESR is recommended as C4 supplies the surge current to charge the buck switch gate at turnon. A low ESR also ensures a quick recharge during each off-time. At minimum V<sub>IN</sub>, when the on-time is at maximum, it is possible during start-up that the C4 does not fully recharge during each 300-ns off-time. The circuit is not able to complete the start-up and achieve output regulation then. This can occur when the frequency is intended to be low (for example, R<sub>T</sub> = 500 K). In this case, C4 must be increased so it can maintain sufficient voltage across the buck switch driver during each on-time.

### 8.2.2.1.11 C5

This capacitor helps avoid supply voltage transients and ringing due to long lead inductance at  $V_{IN}$ . A low ESR, 0.1- $\mu$ F ceramic chip capacitor is recommended, placed close to the SM72485.

## 8.2.2.2 Low Output Ripple Configurations

For applications where low output ripple is required, the following sections can be used to reduce or nearly eliminate the ripple.

#### 8.2.2.2.1 Reduced Ripple Configuration

In Figure 11, Cff is added across  $R_{FB2}$  to AC-couple the ripple at  $V_{OUT}$  directly to the FB pin. This allows the ripple at  $V_{OUT}$  to be reduced to a minimum of 25 mVp-p by reducing R3, because the ripple at  $V_{OUT}$  is not attenuated by the feedback resistors. The minimum value for Cff is determined from Equation 9.

$$Cff = \frac{3 \times t_{ON(max)}}{(R_{FB1} / / R_{FB2})}$$

where

 $t_{ON(max)}$  is the maximum on-time which occurs at  $V_{IN(min)}$ 

The next larger standard value capacitor must be used for Cff.



Copyright © 2016, Texas Instruments Incorporated

Figure 11. Reduced Ripple Configuration

(9)

SNVS697E - JANUARY 2011 - REVISED DECEMBER 2016



### 8.2.2.2.2 Minimum Ripple Configuration

If the application requires a lower value of ripple (<10 mVp–p), the circuit of Figure 12 can be used. R3 is removed, and the resulting output ripple voltage is determined by the inductor's ripple current and C2's characteristics. RA and CA are chosen to generate a sawtooth waveform at their junction, and that voltage is AC-coupled to the FB pin through CB. To determine the values for RA, CA and CB, use Equation 10.

Calculate  $V_A = V_{OUT} - (V_{SW} \times (1 - (V_{OUT} / V_{IN(min)})))$ 

where

• V<sub>SW</sub> is the absolute value of the voltage at the SW pin during the off-time (typically 1 V) (10)

V<sub>A</sub> is the DC voltage at the RA/CA junction, and is used in Equation 11.

Calculate RA × CA =  $(V_{IN(min)} - V_A) \times t_{ON} / \Delta V$ 

where

- t<sub>ON</sub> is the maximum on-time (at minimum input voltage)
- $\Delta V$  is the desired ripple amplitude at the RA/CA junction (typically 40 mV to 50 mV) (11)

RA and CA are then chosen from standard value components to satisfy the above product. Typically CA is 1000 pF to 5000 pF, and RA is 10 k $\Omega$  to 300 k $\Omega$ . CB is then chosen large compared to CA, typically 0.1  $\mu$ F.



Copyright © 2016, Texas Instruments Incorporated

## Figure 12. Minimum Output Ripple Using Ripple Injection

#### 8.2.2.2.3 Alternate Minimum Ripple Configuration

The circuit in Figure 13 is the same as that in the block diagram, except the output voltage is taken from the junction of R3 and C2. The ripple at  $V_{OUT}$  is determined by the inductor's ripple current and C2's characteristics. However, R3 slightly degrades the load regulation. This circuit may be suitable if the load current is fairly constant.



Copyright © 2016, Texas Instruments Incorporated

## Figure 13. Alternate Minimum Output Ripple



## 8.2.3 Application Curves



## 9 Power Supply Recommendations

The SM72485 is designed to operate from an input voltage supply range between 6 V and 95 V. This input supply must be able to withstand the maximum input current and maintain a stable voltage. The resistance of the input supply rail must be low enough that an input current transient does not cause a high enough drop at the SM72485 supply voltage that can cause a false UVLO fault triggering and system reset. If the input supply is placed more than a few inches from the SM72485, additional bulk capacitance may be required in addition to the ceramic input capacitors. The amount of bulk capacitance is not critical, but a  $47-\mu$ F or  $100-\mu$ F electrolytic capacitor is a typical choice.

## 10 Layout

## 10.1 Layout Guidelines

A proper layout is essential for optimum performance of the circuit. In particular, the following guidelines must be observed.

- CIN: The loop consisting of input capacitor (CIN), VIN pin, and RTN pin carries switching currents. Therefore, the input capacitor must be placed close to the IC, directly across VIN and RTN pins and the connections to these two pins must be direct to minimize the loop area. In general, it is not possible to accommodate all of input capacitance near the IC. A good practice is to use a 0.1-µF or 0.47-µF capacitor directly across the VIN and RTN pins close to the IC, and the remaining bulk capacitor as close as possible.
- 2. CVCC and CBST: The VCC and bootstrap (BST) bypass capacitors supply switching currents to the highand low-side gate drivers. These two capacitors must also be placed as close to the IC as possible, and the connecting trace length and loop area must be minimized.
- 3. The Feedback trace carries the output voltage information and a small ripple component that is necessary for proper operation of SM72485. Therefore, take care while routing the feedback trace to avoid coupling any noise to this pin. In particular, feedback trace must not run close to magnetic components, or parallel to any other switching trace.
- 4. SW trace: The SW node switches rapidly between VIN and GND every cycle and is therefore a possible source of noise. The SW node area must be minimized. In particular, the SW node must not be inadvertently connected to a copper plane or pour.

## **10.2 Layout Example**



Figure 16. Layout Recommendation



## 11 Device and Documentation Support

## **11.1 Documentation Support**

## 11.1.1 Related Documentation

For related documentation see the following:

Absolute Maximum Ratings for Soldering (SNOA549)

## 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## **11.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 11.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | •       | Pins | Package | Eco Plan     | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|--------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)          | Ball material | (3)                |              | (4/5)          |         |
|                  |        |              |         |      |         |              | (6)           |                    |              |                |         |
| SM72485MM/NOPB   | ACTIVE | VSSOP        | DGK     | 8    | 1000    | RoHS & Green | SN            | Level-1-260C-UNLIM | -40 to 125   | 2485           | Samples |
| SM72485MME/NOPB  | ACTIVE | VSSOP        | DGK     | 8    | 250     | RoHS & Green | SN            | Level-1-260C-UNLIM | -40 to 125   | 2485           | Samples |
| SM72485MMX/NOPB  | ACTIVE | VSSOP        | DGK     | 8    | 3500    | RoHS & Green | SN            | Level-1-260C-UNLIM | -40 to 125   | 2485           | Samples |
| SM72485SD/NOPB   | ACTIVE | WSON         | NGU     | 8    | 1000    | RoHS & Green | SN            | Level-1-260C-UNLIM | -40 to 125   | S2485          | Samples |
| SM72485SDE/NOPB  | ACTIVE | WSON         | NGU     | 8    | 250     | RoHS & Green | SN            | Level-1-260C-UNLIM | -40 to 125   | S2485          | Samples |
| SM72485SDX/NOPB  | ACTIVE | WSON         | NGU     | 8    | 4500    | RoHS & Green | SN            | Level-1-260C-UNLIM | -40 to 125   | S2485          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



10-Dec-2020

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SM72485MM/NOPB              | VSSOP           | DGK                | 8 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| SM72485MME/NOPB             | VSSOP           | DGK                | 8 | 250  | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| SM72485MMX/NOPB             | VSSOP           | DGK                | 8 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| SM72485SD/NOPB              | WSON            | NGU                | 8 | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| SM72485SDE/NOPB             | WSON            | NGU                | 8 | 250  | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| SM72485SDX/NOPB             | WSON            | NGU                | 8 | 4500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

21-Oct-2021



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SM72485MM/NOPB  | VSSOP        | DGK             | 8    | 1000 | 208.0       | 191.0      | 35.0        |
| SM72485MME/NOPB | VSSOP        | DGK             | 8    | 250  | 208.0       | 191.0      | 35.0        |
| SM72485MMX/NOPB | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| SM72485SD/NOPB  | WSON         | NGU             | 8    | 1000 | 208.0       | 191.0      | 35.0        |
| SM72485SDE/NOPB | WSON         | NGU             | 8    | 250  | 208.0       | 191.0      | 35.0        |
| SM72485SDX/NOPB | WSON         | NGU             | 8    | 4500 | 367.0       | 367.0      | 35.0        |

# **DGK0008A**



# **PACKAGE OUTLINE**

# VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



# DGK0008A

# **EXAMPLE BOARD LAYOUT**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown

on this view. It is recommended that vias under paste be filled, plugged or tented.

9. Size of metal pad may vary due to creepage requirement.



# DGK0008A

# **EXAMPLE STENCIL DESIGN**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



# NGU0008B



# **PACKAGE OUTLINE**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **NGU0008B**

# **EXAMPLE BOARD LAYOUT**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **NGU0008B**

# **EXAMPLE STENCIL DESIGN**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated